mirror of
https://github.com/Atmosphere-NX/Atmosphere.git
synced 2024-11-10 06:01:52 +00:00
replacing tabs with spaces
This commit is contained in:
parent
5430415578
commit
1c32f1ae34
1 changed files with 5 additions and 5 deletions
|
@ -27,22 +27,22 @@ typedef enum {
|
||||||
/* 36.3.12 UART_VENDOR_STATUS_0_0 */
|
/* 36.3.12 UART_VENDOR_STATUS_0_0 */
|
||||||
typedef enum {
|
typedef enum {
|
||||||
UART_VENDOR_STATE_TX_IDLE = 1 << 0,
|
UART_VENDOR_STATE_TX_IDLE = 1 << 0,
|
||||||
UART_VENDOR_STATE_RX_IDLE = 1 << 1,
|
UART_VENDOR_STATE_RX_IDLE = 1 << 1,
|
||||||
|
|
||||||
/* This bit is set to 1 when a read is issued to an empty FIFO and gets cleared on register read (sticky bit until read)
|
/* This bit is set to 1 when a read is issued to an empty FIFO and gets cleared on register read (sticky bit until read)
|
||||||
0 = NO_UNDERRUN
|
0 = NO_UNDERRUN
|
||||||
1 = UNDERRUN
|
1 = UNDERRUN
|
||||||
*/
|
*/
|
||||||
UART_VENDOR_STATE_RX_UNDERRUN = 1 << 2,
|
UART_VENDOR_STATE_RX_UNDERRUN = 1 << 2,
|
||||||
|
|
||||||
/* This bit is set to 1 when write data is issued to the TX FIFO when it is already full and gets cleared on register read (sticky bit until read)
|
/* This bit is set to 1 when write data is issued to the TX FIFO when it is already full and gets cleared on register read (sticky bit until read)
|
||||||
0 = NO_OVERRUN
|
0 = NO_OVERRUN
|
||||||
1 = OVERRUN
|
1 = OVERRUN
|
||||||
*/
|
*/
|
||||||
UART_VENDOR_STATE_TX_OVERRUN = 1 << 3,
|
UART_VENDOR_STATE_TX_OVERRUN = 1 << 3,
|
||||||
|
|
||||||
UART_VENDOR_STATE_RX_FIFO_COUNTER = 0b111111 << 16, /* reflects number of current entries in RX FIFO */
|
UART_VENDOR_STATE_RX_FIFO_COUNTER = 0b111111 << 16, /* reflects number of current entries in RX FIFO */
|
||||||
UART_VENDOR_STATE_TX_FIFO_COUNTER = 0b111111 << 24 /* reflects number of current entries in TX FIFO */
|
UART_VENDOR_STATE_TX_FIFO_COUNTER = 0b111111 << 24 /* reflects number of current entries in TX FIFO */
|
||||||
} UartVendorStatus;
|
} UartVendorStatus;
|
||||||
|
|
||||||
/* 36.3.6 UART_LSR_0 */
|
/* 36.3.6 UART_LSR_0 */
|
||||||
|
|
Loading…
Reference in a new issue