.. |
CryptoHelper.cs
|
|
|
InstEmitAlu.cs
|
Add most of the A32 instruction set to ARMeilleure (#897)
|
2020-02-24 08:20:40 +11:00 |
InstEmitAlu32.cs
|
Fix Vnmls_S fast path (F64: losing input d value). Fix Vnmla_S & Vnmls_S slow paths (using fused inst.s). Fix Vfma_V slow path not using StandardFPSCRValue(). (#1775)
|
2020-12-17 20:43:41 +01:00 |
InstEmitAluHelper.cs
|
Clear JIT cache on exit (#1518)
|
2020-12-16 17:07:42 -03:00 |
InstEmitBfm.cs
|
|
|
InstEmitCcmp.cs
|
|
|
InstEmitCsel.cs
|
|
|
InstEmitDiv.cs
|
|
|
InstEmitException.cs
|
IPC refactor part 1: Use explicit separate threads to process requests (#1447)
|
2020-09-22 14:50:40 +10:00 |
InstEmitException32.cs
|
IPC refactor part 1: Use explicit separate threads to process requests (#1447)
|
2020-09-22 14:50:40 +10:00 |
InstEmitFlow.cs
|
Generalize tail continues (#1298)
|
2020-06-18 13:37:21 +10:00 |
InstEmitFlow32.cs
|
Generalize tail continues (#1298)
|
2020-06-18 13:37:21 +10:00 |
InstEmitFlowHelper.cs
|
Clear JIT cache on exit (#1518)
|
2020-12-16 17:07:42 -03:00 |
InstEmitHash.cs
|
Add SSE4.2 Path for CRC32, add A32 variant, add tests for non-castagnoli variants. (#1328)
|
2020-07-13 20:48:14 +10:00 |
InstEmitHash32.cs
|
Add SSE4.2 Path for CRC32, add A32 variant, add tests for non-castagnoli variants. (#1328)
|
2020-07-13 20:48:14 +10:00 |
InstEmitHashHelper.cs
|
Add SSE4.2 Path for CRC32, add A32 variant, add tests for non-castagnoli variants. (#1328)
|
2020-07-13 20:48:14 +10:00 |
InstEmitHelper.cs
|
Clear JIT cache on exit (#1518)
|
2020-12-16 17:07:42 -03:00 |
InstEmitMemory.cs
|
|
|
InstEmitMemory32.cs
|
Add most of the A32 instruction set to ARMeilleure (#897)
|
2020-02-24 08:20:40 +11:00 |
InstEmitMemoryEx.cs
|
Implement PRFM (register variant) as NOP (#1956)
|
2021-01-26 16:09:27 +11:00 |
InstEmitMemoryEx32.cs
|
Implement inline memory load/store exclusive and ordered (#1413)
|
2020-07-30 11:29:28 -03:00 |
InstEmitMemoryExHelper.cs
|
Fix register read after write on STREX implementation (#1801)
|
2020-12-13 12:19:38 -03:00 |
InstEmitMemoryHelper.cs
|
Memory Read/Write Tracking using Region Handles (#1272)
|
2020-10-16 17:18:35 -03:00 |
InstEmitMove.cs
|
|
|
InstEmitMul.cs
|
|
|
InstEmitMul32.cs
|
Fix Vnmls_S fast path (F64: losing input d value). Fix Vnmla_S & Vnmls_S slow paths (using fused inst.s). Fix Vfma_V slow path not using StandardFPSCRValue(). (#1775)
|
2020-12-17 20:43:41 +01:00 |
InstEmitSimdArithmetic.cs
|
Lower precision of estimate instruction results to match Arm behavior (#1943)
|
2021-01-28 10:23:00 +11:00 |
InstEmitSimdArithmetic32.cs
|
CPU (A64): Add Pmull_V Inst. with Clmul fast path for the "1/2D -> 1Q" variant & Sse fast path and slow path for both the "8/16B -> 8H" and "1/2D -> 1Q" variants; with Test. (#1817)
|
2021-01-04 23:45:54 +01:00 |
InstEmitSimdCmp.cs
|
CPU: This PR fixes Fpscr, among other things. (#1433)
|
2020-08-08 17:18:51 +02:00 |
InstEmitSimdCmp32.cs
|
CPU: This PR fixes Fpscr, among other things. (#1433)
|
2020-08-08 17:18:51 +02:00 |
InstEmitSimdCrypto.cs
|
Add Profiled Persistent Translation Cache. (#769)
|
2020-06-16 20:28:02 +02:00 |
InstEmitSimdCrypto32.cs
|
Add Profiled Persistent Translation Cache. (#769)
|
2020-06-16 20:28:02 +02:00 |
InstEmitSimdCvt.cs
|
CPU (A64): Add FP16/FP32 fast paths (F16C Intrinsics) for Fcvt_S, Fcvtl_V & Fcvtn_V Instructions. Now HardwareCapabilities uses CpuId. (#1650)
|
2020-11-18 19:35:54 +01:00 |
InstEmitSimdCvt32.cs
|
CPU: Implement VRINTX.F32 | VRINTX.F64 (#1776)
|
2020-12-16 20:27:15 -03:00 |
InstEmitSimdHash.cs
|
Add Profiled Persistent Translation Cache. (#769)
|
2020-06-16 20:28:02 +02:00 |
InstEmitSimdHelper.cs
|
Add VCLZ.* fast path (#1917)
|
2021-01-25 10:01:25 +11:00 |
InstEmitSimdHelper32.cs
|
CPU (A64): Add Pmull_V Inst. with Clmul fast path for the "1/2D -> 1Q" variant & Sse fast path and slow path for both the "8/16B -> 8H" and "1/2D -> 1Q" variants; with Test. (#1817)
|
2021-01-04 23:45:54 +01:00 |
InstEmitSimdLogical.cs
|
Implemented fast paths for: (#846)
|
2019-12-29 22:22:47 -03:00 |
InstEmitSimdLogical32.cs
|
Implements some 32-bit instructions (VBIC, VTST, VSRA) (#1192)
|
2020-07-19 15:11:58 -03:00 |
InstEmitSimdMemory.cs
|
|
|
InstEmitSimdMemory32.cs
|
Add most of the A32 instruction set to ARMeilleure (#897)
|
2020-02-24 08:20:40 +11:00 |
InstEmitSimdMove.cs
|
Add Profiled Persistent Translation Cache. (#769)
|
2020-06-16 20:28:02 +02:00 |
InstEmitSimdMove32.cs
|
Fix Vcvt_FI & Vcvt_RM; Add Vfma_S & Vfms_S. Add Tests. (#1471)
|
2020-08-13 02:34:02 -03:00 |
InstEmitSimdShift.cs
|
Add Fmax/minv_V & S/Ushl_S Inst.s with Tests. Fix Maxps/d & Minps/d d… (#1335)
|
2020-07-13 21:08:47 +10:00 |
InstEmitSimdShift32.cs
|
Add Umaal & Vabd_I, Vabdl_I, Vaddl_I, Vhadd, Vqshrn, Vshll inst.s (slow paths). (#1577)
|
2020-10-13 22:41:33 +02:00 |
InstEmitSystem.cs
|
Add Profiled Persistent Translation Cache. (#769)
|
2020-06-16 20:28:02 +02:00 |
InstEmitSystem32.cs
|
CPU: This PR fixes Fpscr, among other things. (#1433)
|
2020-08-08 17:18:51 +02:00 |
InstName.cs
|
Implement PRFM (register variant) as NOP (#1956)
|
2021-01-26 16:09:27 +11:00 |
NativeInterface.cs
|
PPTC Follow-up. (#1712)
|
2020-12-17 20:32:09 +01:00 |
SoftFallback.cs
|
CPU (A64): Add Pmull_V Inst. with Clmul fast path for the "1/2D -> 1Q" variant & Sse fast path and slow path for both the "8/16B -> 8H" and "1/2D -> 1Q" variants; with Test. (#1817)
|
2021-01-04 23:45:54 +01:00 |
SoftFloat.cs
|
Add Profiled Persistent Translation Cache. (#769)
|
2020-06-16 20:28:02 +02:00 |