2020-12-23 16:39:22 +00:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2020 CTCaer
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms and conditions of the GNU General Public License,
|
|
|
|
* version 2, as published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope it will be useful, but WITHOUT
|
|
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
|
|
* more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program. If not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
|
|
|
|
2021-01-11 23:30:14 +00:00
|
|
|
#include <soc/hw_init.h>
|
2020-12-23 16:39:22 +00:00
|
|
|
#include <soc/pmc.h>
|
2023-07-20 15:45:07 +01:00
|
|
|
#include <soc/timer.h>
|
2020-12-23 16:39:22 +00:00
|
|
|
#include <soc/t210.h>
|
|
|
|
|
2021-01-11 23:30:14 +00:00
|
|
|
void pmc_scratch_lock(pmc_sec_lock_t lock_mask)
|
|
|
|
{
|
|
|
|
// Lock Private key disable, Fuse write enable, MC carveout, Warmboot PA id and Warmboot address.
|
2023-07-20 15:45:07 +01:00
|
|
|
|
|
|
|
// Happens on T210B01 LP0 always.
|
2021-01-11 23:30:14 +00:00
|
|
|
if (lock_mask & PMC_SEC_LOCK_MISC)
|
|
|
|
{
|
|
|
|
PMC(APBDEV_PMC_SEC_DISABLE) |= 0x700FF0; // RW lock: 0-3.
|
|
|
|
PMC(APBDEV_PMC_SEC_DISABLE2) |= 0xFC000000; // RW lock: 21-23.
|
|
|
|
PMC(APBDEV_PMC_SEC_DISABLE3) |= 0x3F0FFF00; // RW lock: 28-33, 36-38.
|
|
|
|
PMC(APBDEV_PMC_SEC_DISABLE6) |= 0xC000000; // RW lock: 85.
|
2023-07-20 15:45:07 +01:00
|
|
|
// Default: 0xFF00FF00: RW lock: 108-111, 116-119. Gets locked in LP0.
|
|
|
|
PMC(APBDEV_PMC_SEC_DISABLE8) |= 0xFF005500; // W lock: 108-111, RW lock: 116-119.
|
2021-01-11 23:30:14 +00:00
|
|
|
}
|
|
|
|
|
2023-07-20 15:45:07 +01:00
|
|
|
// Happens on T210B01 LP0 always.
|
2021-01-11 23:30:14 +00:00
|
|
|
if (lock_mask & PMC_SEC_LOCK_LP0_PARAMS)
|
|
|
|
{
|
2023-07-20 15:45:07 +01:00
|
|
|
PMC(APBDEV_PMC_SEC_DISABLE2) |= 0x3FCFFFF; // RW lock: 8-15, 17-20. L4T expects 8-15 as write locked only.
|
2021-01-11 23:30:14 +00:00
|
|
|
PMC(APBDEV_PMC_SEC_DISABLE4) |= 0x3F3FFFFF; // RW lock: 40-50, 52-54.
|
|
|
|
PMC(APBDEV_PMC_SEC_DISABLE5) = 0xFFFFFFFF; // RW lock: 56-71.
|
|
|
|
PMC(APBDEV_PMC_SEC_DISABLE6) |= 0xF3FFC00F; // RW lock: 72-73, 79-84, 86-87.
|
|
|
|
PMC(APBDEV_PMC_SEC_DISABLE7) |= 0x3FFFFF; // RW lock: 88-98.
|
|
|
|
PMC(APBDEV_PMC_SEC_DISABLE8) |= 0xFF; // RW lock: 104-107.
|
|
|
|
}
|
|
|
|
|
|
|
|
if (lock_mask & PMC_SEC_LOCK_RST_VECTOR)
|
|
|
|
PMC(APBDEV_PMC_SEC_DISABLE3) |= 0xF00000; // RW lock: 34-35.
|
|
|
|
|
|
|
|
if (lock_mask & PMC_SEC_LOCK_CARVEOUTS)
|
|
|
|
{
|
|
|
|
PMC(APBDEV_PMC_SEC_DISABLE2) |= 0x30000; // RW lock: 16.
|
|
|
|
PMC(APBDEV_PMC_SEC_DISABLE3) |= 0xC0000000; // RW lock: 39.
|
|
|
|
PMC(APBDEV_PMC_SEC_DISABLE4) |= 0xC0C00000; // RW lock: 51, 55.
|
|
|
|
PMC(APBDEV_PMC_SEC_DISABLE6) |= 0x3FF0; // RW lock: 74-78.
|
|
|
|
PMC(APBDEV_PMC_SEC_DISABLE7) |= 0xFFC00000; // RW lock: 99-103.
|
|
|
|
}
|
|
|
|
|
2023-07-20 15:45:07 +01:00
|
|
|
// HOS specific.
|
2021-01-11 23:30:14 +00:00
|
|
|
if (lock_mask & PMC_SEC_LOCK_TZ_CMAC_W)
|
|
|
|
PMC(APBDEV_PMC_SEC_DISABLE8) |= 0x550000; // W lock: 112-115.
|
|
|
|
|
|
|
|
if (lock_mask & PMC_SEC_LOCK_TZ_CMAC_R)
|
|
|
|
PMC(APBDEV_PMC_SEC_DISABLE8) |= 0xAA0000; // R lock: 112-115.
|
|
|
|
|
|
|
|
if (lock_mask & PMC_SEC_LOCK_TZ_KEK_W)
|
|
|
|
PMC(APBDEV_PMC_SEC_DISABLE3) |= 0x55; // W lock: 24-27.
|
|
|
|
|
|
|
|
if (lock_mask & PMC_SEC_LOCK_TZ_KEK_R)
|
|
|
|
PMC(APBDEV_PMC_SEC_DISABLE3) |= 0xAA; // R lock: 24-27.
|
2023-07-20 15:45:07 +01:00
|
|
|
// End of HOS specific.
|
2021-01-11 23:30:14 +00:00
|
|
|
|
|
|
|
if (lock_mask & PMC_SEC_LOCK_SE_SRK)
|
|
|
|
PMC(APBDEV_PMC_SEC_DISABLE) |= 0xFF000; // RW lock: 4-7
|
2023-07-20 15:45:07 +01:00
|
|
|
|
|
|
|
if (lock_mask & PMC_SEC_LOCK_SE2_SRK_B01)
|
|
|
|
PMC(APBDEV_PMC_SEC_DISABLE9) |= 0x3FC; // RW lock: 120-123 (T210B01). LP0 also sets global bits (b0-1).
|
|
|
|
|
|
|
|
if (lock_mask & PMC_SEC_LOCK_MISC_B01)
|
|
|
|
PMC(APBDEV_PMC_SEC_DISABLE10) = 0xFFFFFFFF; // RW lock: 135-150. Happens on T210B01 LP0 always.
|
|
|
|
|
|
|
|
if (lock_mask & PMC_SEC_LOCK_CARVEOUTS_L4T)
|
|
|
|
PMC(APBDEV_PMC_SEC_DISABLE2) |= 0x5555; // W: 8-15 LP0 and Carveouts. Superseded by LP0 lock.
|
|
|
|
|
|
|
|
// NVTBOOT misses APBDEV_PMC_SCRATCH_WRITE_LOCK_DISABLE_STICKY. bit0: SCRATCH_WR_DIS_ON.
|
|
|
|
// They could also use the NS write disable registers instead.
|
|
|
|
if (lock_mask & PMC_SEC_LOCK_LP0_PARAMS_B01)
|
|
|
|
{
|
|
|
|
PMC(APBDEV_PMC_SCRATCH_WRITE_DISABLE0) |= 0xCBCFE0; // W lock: 5-11, 14-17, 19, 22-23.
|
|
|
|
PMC(APBDEV_PMC_SCRATCH_WRITE_DISABLE1) |= 0x583FF; // W lock: 24-33, 39-40, 42.
|
|
|
|
PMC(APBDEV_PMC_SCRATCH_WRITE_DISABLE2) |= 0x1BE; // W lock: 44-48, 50-51.
|
|
|
|
PMC(APBDEV_PMC_SCRATCH_WRITE_DISABLE3) = 0xFFFFFFFF; // W lock: 56-87.
|
|
|
|
PMC(APBDEV_PMC_SCRATCH_WRITE_DISABLE4) |= 0xFFFFFFF; // W lock: 88-115.
|
|
|
|
PMC(APBDEV_PMC_SCRATCH_WRITE_DISABLE5) |= 0xFFFFFFF8; // W lock: 123-151.
|
|
|
|
PMC(APBDEV_PMC_SCRATCH_WRITE_DISABLE6) = 0xFFFFFFFF; // W lock: 152-183.
|
|
|
|
PMC(APBDEV_PMC_SCRATCH_WRITE_DISABLE7) |= 0xFC00FFFF; // W lock: 184-199, 210-215.
|
|
|
|
PMC(APBDEV_PMC_SCRATCH_WRITE_DISABLE8) |= 0xF; // W lock: 216-219.
|
|
|
|
}
|
2021-01-11 23:30:14 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
int pmc_enable_partition(pmc_power_rail_t part, u32 enable)
|
2020-12-23 16:39:22 +00:00
|
|
|
{
|
|
|
|
u32 part_mask = BIT(part);
|
|
|
|
u32 desired_state = enable << part;
|
|
|
|
|
|
|
|
// Check if the partition has the state we want.
|
|
|
|
if ((PMC(APBDEV_PMC_PWRGATE_STATUS) & part_mask) == desired_state)
|
|
|
|
return 1;
|
|
|
|
|
|
|
|
u32 i = 5001;
|
|
|
|
while (PMC(APBDEV_PMC_PWRGATE_TOGGLE) & 0x100)
|
|
|
|
{
|
|
|
|
usleep(1);
|
|
|
|
i--;
|
|
|
|
if (i < 1)
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Toggle power gating.
|
|
|
|
PMC(APBDEV_PMC_PWRGATE_TOGGLE) = part | 0x100;
|
|
|
|
|
|
|
|
i = 5001;
|
|
|
|
while (i > 0)
|
|
|
|
{
|
|
|
|
if ((PMC(APBDEV_PMC_PWRGATE_STATUS) & part_mask) == desired_state)
|
|
|
|
break;
|
|
|
|
usleep(1);
|
|
|
|
i--;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 1;
|
|
|
|
}
|