2018-05-01 06:15:48 +01:00
|
|
|
/*
|
2018-08-05 12:40:32 +01:00
|
|
|
* Copyright (c) 2018 naehrwert
|
2020-04-29 16:53:29 +01:00
|
|
|
* Copyright (c) 2018-2019 CTCaer
|
2018-08-05 12:40:32 +01:00
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify it
|
|
|
|
* under the terms and conditions of the GNU General Public License,
|
|
|
|
* version 2, as published by the Free Software Foundation.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope it will be useful, but WITHOUT
|
|
|
|
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
|
|
* more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program. If not, see <http://www.gnu.org/licenses/>.
|
|
|
|
*/
|
2018-05-01 06:15:48 +01:00
|
|
|
|
|
|
|
#include <string.h>
|
|
|
|
|
2020-06-14 14:45:45 +01:00
|
|
|
#include <storage/mmc.h>
|
|
|
|
#include <storage/sdmmc.h>
|
|
|
|
#include <gfx_utils.h>
|
|
|
|
#include <power/max7762x.h>
|
|
|
|
#include <soc/bpmp.h>
|
|
|
|
#include <soc/clock.h>
|
|
|
|
#include <soc/gpio.h>
|
|
|
|
#include <soc/pinmux.h>
|
|
|
|
#include <soc/pmc.h>
|
|
|
|
#include <soc/t210.h>
|
|
|
|
#include <utils/util.h>
|
2018-05-01 06:15:48 +01:00
|
|
|
|
2019-04-21 15:33:39 +01:00
|
|
|
//#define DPRINTF(...) gfx_printf(__VA_ARGS__)
|
2020-06-13 16:16:29 +01:00
|
|
|
//#define ERROR_EXTRA_PRINTING
|
2018-05-01 06:15:48 +01:00
|
|
|
#define DPRINTF(...)
|
|
|
|
|
2020-06-13 16:16:29 +01:00
|
|
|
#ifdef NYX
|
|
|
|
#define ERROR_EXTRA_PRINTING
|
|
|
|
#define SDMMC_EMMC_OC
|
|
|
|
#endif
|
2020-05-08 23:32:44 +01:00
|
|
|
|
2018-05-01 06:15:48 +01:00
|
|
|
/*! SCMMC controller base addresses. */
|
|
|
|
static const u32 _sdmmc_bases[4] = {
|
|
|
|
0x700B0000,
|
|
|
|
0x700B0200,
|
|
|
|
0x700B0400,
|
|
|
|
0x700B0600,
|
|
|
|
};
|
|
|
|
|
2020-04-29 19:16:44 +01:00
|
|
|
int sdmmc_get_io_power(sdmmc_t *sdmmc)
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
|
|
|
u32 p = sdmmc->regs->pwrcon;
|
2020-04-29 16:53:29 +01:00
|
|
|
if (!(p & SDHCI_POWER_ON))
|
2018-05-01 06:15:48 +01:00
|
|
|
return SDMMC_POWER_OFF;
|
2020-04-29 16:53:29 +01:00
|
|
|
if (p & SDHCI_POWER_180)
|
2018-05-01 06:15:48 +01:00
|
|
|
return SDMMC_POWER_1_8;
|
2020-04-29 16:53:29 +01:00
|
|
|
if (p & SDHCI_POWER_330)
|
2018-05-01 06:15:48 +01:00
|
|
|
return SDMMC_POWER_3_3;
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
2020-04-29 19:16:44 +01:00
|
|
|
static int _sdmmc_set_io_power(sdmmc_t *sdmmc, u32 power)
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
|
|
|
switch (power)
|
|
|
|
{
|
|
|
|
case SDMMC_POWER_OFF:
|
2020-04-29 16:53:29 +01:00
|
|
|
sdmmc->regs->pwrcon &= ~SDHCI_POWER_ON;
|
2018-05-01 06:15:48 +01:00
|
|
|
break;
|
|
|
|
case SDMMC_POWER_1_8:
|
2020-04-29 16:53:29 +01:00
|
|
|
sdmmc->regs->pwrcon = SDHCI_POWER_180;
|
2018-05-01 06:15:48 +01:00
|
|
|
break;
|
|
|
|
case SDMMC_POWER_3_3:
|
2020-04-29 16:53:29 +01:00
|
|
|
sdmmc->regs->pwrcon = SDHCI_POWER_330;
|
2018-05-01 06:15:48 +01:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2018-05-06 18:26:30 +01:00
|
|
|
if (power != SDMMC_POWER_OFF)
|
2020-04-29 19:39:03 +01:00
|
|
|
sdmmc->regs->pwrcon |= SDHCI_POWER_ON;
|
2018-05-01 06:15:48 +01:00
|
|
|
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
u32 sdmmc_get_bus_width(sdmmc_t *sdmmc)
|
|
|
|
{
|
|
|
|
u32 h = sdmmc->regs->hostctl;
|
2020-04-29 16:53:29 +01:00
|
|
|
if (h & SDHCI_CTRL_8BITBUS)
|
2018-05-01 06:15:48 +01:00
|
|
|
return SDMMC_BUS_WIDTH_8;
|
2020-04-29 16:53:29 +01:00
|
|
|
if (h & SDHCI_CTRL_4BITBUS)
|
2018-05-01 06:15:48 +01:00
|
|
|
return SDMMC_BUS_WIDTH_4;
|
|
|
|
return SDMMC_BUS_WIDTH_1;
|
|
|
|
}
|
|
|
|
|
|
|
|
void sdmmc_set_bus_width(sdmmc_t *sdmmc, u32 bus_width)
|
|
|
|
{
|
2020-04-29 19:39:03 +01:00
|
|
|
u32 host_control = sdmmc->regs->hostctl & ~(SDHCI_CTRL_4BITBUS | SDHCI_CTRL_8BITBUS);
|
|
|
|
|
2018-05-01 06:15:48 +01:00
|
|
|
if (bus_width == SDMMC_BUS_WIDTH_1)
|
2020-04-29 19:39:03 +01:00
|
|
|
sdmmc->regs->hostctl = host_control;
|
2018-05-01 06:15:48 +01:00
|
|
|
else if (bus_width == SDMMC_BUS_WIDTH_4)
|
2020-04-29 19:39:03 +01:00
|
|
|
sdmmc->regs->hostctl = host_control | SDHCI_CTRL_4BITBUS;
|
2018-05-01 06:15:48 +01:00
|
|
|
else if (bus_width == SDMMC_BUS_WIDTH_8)
|
2020-04-29 19:39:03 +01:00
|
|
|
sdmmc->regs->hostctl = host_control | SDHCI_CTRL_8BITBUS;
|
2018-05-01 06:15:48 +01:00
|
|
|
}
|
|
|
|
|
2020-04-29 19:16:44 +01:00
|
|
|
void sdmmc_set_tap_value(sdmmc_t *sdmmc)
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
|
|
|
sdmmc->venclkctl_tap = sdmmc->regs->venclkctl >> 16;
|
|
|
|
sdmmc->venclkctl_set = 1;
|
|
|
|
}
|
|
|
|
|
2020-04-29 19:16:44 +01:00
|
|
|
static int _sdmmc_config_tap_val(sdmmc_t *sdmmc, u32 type)
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
2020-04-29 19:23:28 +01:00
|
|
|
const u32 dqs_trim_val = 0x28;
|
|
|
|
const u32 tap_values[] = { 4, 0, 3, 0 };
|
|
|
|
|
2018-05-01 06:15:48 +01:00
|
|
|
u32 tap_val = 0;
|
|
|
|
|
2020-04-29 19:16:44 +01:00
|
|
|
if (type == SDHCI_TIMING_MMC_HS400)
|
2020-04-29 19:23:28 +01:00
|
|
|
sdmmc->regs->vencapover = (sdmmc->regs->vencapover & 0xFFFFC0FF) | (dqs_trim_val << 8);
|
|
|
|
|
2020-04-29 16:53:29 +01:00
|
|
|
sdmmc->regs->ventunctl0 &= ~TEGRA_MMC_VNDR_TUN_CTRL0_TAP_VAL_UPDATED_BY_HW;
|
2020-04-29 19:16:44 +01:00
|
|
|
|
|
|
|
if (type == SDHCI_TIMING_MMC_HS400)
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
|
|
|
if (!sdmmc->venclkctl_set)
|
|
|
|
return 0;
|
2019-09-12 21:08:38 +01:00
|
|
|
|
2018-05-01 06:15:48 +01:00
|
|
|
tap_val = sdmmc->venclkctl_tap;
|
|
|
|
}
|
|
|
|
else
|
|
|
|
{
|
|
|
|
tap_val = tap_values[sdmmc->id];
|
|
|
|
}
|
2018-06-08 10:42:24 +01:00
|
|
|
sdmmc->regs->venclkctl = (sdmmc->regs->venclkctl & 0xFF00FFFF) | (tap_val << 16);
|
2018-05-01 06:15:48 +01:00
|
|
|
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int _sdmmc_get_clkcon(sdmmc_t *sdmmc)
|
|
|
|
{
|
|
|
|
return sdmmc->regs->clkcon;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void _sdmmc_pad_config_fallback(sdmmc_t *sdmmc, u32 power)
|
|
|
|
{
|
|
|
|
_sdmmc_get_clkcon(sdmmc);
|
2019-02-11 22:40:40 +00:00
|
|
|
switch (sdmmc->id)
|
|
|
|
{
|
2020-04-29 19:39:03 +01:00
|
|
|
case SDMMC_1: // 33 Ohm 2X Driver.
|
2019-02-11 22:40:40 +00:00
|
|
|
if (power == SDMMC_POWER_OFF)
|
|
|
|
break;
|
2020-04-29 19:39:03 +01:00
|
|
|
u32 sdmmc1_pad_cfg = APB_MISC(APB_MISC_GP_SDMMC1_PAD_CFGPADCTRL) & 0xF8080FFF;
|
2019-02-11 22:40:40 +00:00
|
|
|
if (power == SDMMC_POWER_1_8)
|
2020-04-29 19:39:03 +01:00
|
|
|
APB_MISC(APB_MISC_GP_SDMMC1_PAD_CFGPADCTRL) = sdmmc1_pad_cfg | (0xB0F << 12); // Up: 11, Dn: 15. For 33 ohm.
|
2019-02-11 22:40:40 +00:00
|
|
|
else if (power == SDMMC_POWER_3_3)
|
2020-04-29 19:39:03 +01:00
|
|
|
APB_MISC(APB_MISC_GP_SDMMC1_PAD_CFGPADCTRL) = sdmmc1_pad_cfg | (0xC0C << 12); // Up: 12, Dn: 12. For 33 ohm.
|
2019-02-11 22:40:40 +00:00
|
|
|
break;
|
2020-04-29 19:39:03 +01:00
|
|
|
case SDMMC_2:
|
|
|
|
case SDMMC_4: // 50 Ohm 2X Driver. PU:16, PD:16.
|
|
|
|
APB_MISC(APB_MISC_GP_EMMC4_PAD_CFGPADCTRL) = (APB_MISC(APB_MISC_GP_EMMC4_PAD_CFGPADCTRL) & 0xFFFFC003) | 0x1040;
|
2019-02-11 22:40:40 +00:00
|
|
|
break;
|
|
|
|
}
|
2018-05-01 06:15:48 +01:00
|
|
|
}
|
|
|
|
|
2020-04-29 16:53:29 +01:00
|
|
|
static void _sdmmc_autocal_execute(sdmmc_t *sdmmc, u32 power)
|
|
|
|
{
|
|
|
|
bool should_enable_sd_clock = false;
|
|
|
|
if (sdmmc->regs->clkcon & SDHCI_CLOCK_CARD_EN)
|
|
|
|
{
|
|
|
|
should_enable_sd_clock = true;
|
|
|
|
sdmmc->regs->clkcon &= ~SDHCI_CLOCK_CARD_EN;
|
|
|
|
}
|
|
|
|
|
|
|
|
// Enable E_INPUT power.
|
|
|
|
if (!(sdmmc->regs->sdmemcmppadctl & TEGRA_MMC_SDMEMCOMPPADCTRL_PAD_E_INPUT_PWRD))
|
|
|
|
{
|
|
|
|
sdmmc->regs->sdmemcmppadctl |= TEGRA_MMC_SDMEMCOMPPADCTRL_PAD_E_INPUT_PWRD;
|
|
|
|
_sdmmc_get_clkcon(sdmmc);
|
|
|
|
usleep(1);
|
|
|
|
}
|
|
|
|
|
|
|
|
// Enable auto calibration and start auto configuration.
|
|
|
|
sdmmc->regs->autocalcfg |= TEGRA_MMC_AUTOCALCFG_AUTO_CAL_ENABLE | TEGRA_MMC_AUTOCALCFG_AUTO_CAL_START;
|
|
|
|
_sdmmc_get_clkcon(sdmmc);
|
2020-04-29 19:39:03 +01:00
|
|
|
usleep(2);
|
2020-04-29 16:53:29 +01:00
|
|
|
|
|
|
|
u32 timeout = get_tmr_ms() + 10;
|
2020-04-29 19:23:28 +01:00
|
|
|
while (sdmmc->regs->autocalsts & TEGRA_MMC_AUTOCALSTS_AUTO_CAL_ACTIVE)
|
2020-04-29 16:53:29 +01:00
|
|
|
{
|
|
|
|
if (get_tmr_ms() > timeout)
|
|
|
|
{
|
2020-04-29 19:39:03 +01:00
|
|
|
timeout = 0; // Set timeout to 0 if we timed out.
|
2020-04-29 16:53:29 +01:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
2020-04-29 19:39:03 +01:00
|
|
|
/*
|
|
|
|
// Check if PU results are inside limits.
|
|
|
|
// SDMMC1: CZ pads - 7-bit PU. SDMMC2/4: LV_CZ pads - 5-bit PU.
|
|
|
|
u8 autocal_pu_status = sdmmc->regs->autocalsts & 0x7F;
|
|
|
|
switch (sdmmc->id)
|
|
|
|
{
|
|
|
|
case SDMMC_1:
|
|
|
|
if (!autocal_pu_status || autocal_pu_status == 0x7F)
|
|
|
|
timeout = 0;
|
|
|
|
break;
|
|
|
|
case SDMMC_2:
|
|
|
|
case SDMMC_4:
|
|
|
|
autocal_pu_status &= 0x1F;
|
|
|
|
if (!autocal_pu_status || autocal_pu_status == 0x1F)
|
|
|
|
timeout = 0;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
*/
|
|
|
|
// In case auto calibration fails, we load suggested standard values.
|
|
|
|
if (!timeout)
|
|
|
|
{
|
|
|
|
_sdmmc_pad_config_fallback(sdmmc, power);
|
|
|
|
sdmmc->regs->autocalcfg &= ~TEGRA_MMC_AUTOCALCFG_AUTO_CAL_ENABLE;
|
|
|
|
}
|
2020-04-29 16:53:29 +01:00
|
|
|
|
2020-04-29 19:39:03 +01:00
|
|
|
// Disable E_INPUT to conserve power.
|
2020-04-29 16:53:29 +01:00
|
|
|
sdmmc->regs->sdmemcmppadctl &= ~TEGRA_MMC_SDMEMCOMPPADCTRL_PAD_E_INPUT_PWRD;
|
|
|
|
|
|
|
|
if(should_enable_sd_clock)
|
|
|
|
sdmmc->regs->clkcon |= SDHCI_CLOCK_CARD_EN;
|
|
|
|
}
|
|
|
|
|
2020-06-13 16:16:29 +01:00
|
|
|
#ifdef SDMMC_EMMC_OC
|
|
|
|
static int _sdmmc_dll_cal_execute(sdmmc_t *sdmmc, bool overclock)
|
|
|
|
#else
|
2020-04-29 19:16:44 +01:00
|
|
|
static int _sdmmc_dll_cal_execute(sdmmc_t *sdmmc)
|
2020-06-13 16:16:29 +01:00
|
|
|
#endif
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
2020-04-29 19:16:44 +01:00
|
|
|
int result = 1, should_disable_sd_clock = 0;
|
2018-05-01 06:15:48 +01:00
|
|
|
|
2020-04-29 16:53:29 +01:00
|
|
|
if (!(sdmmc->regs->clkcon & SDHCI_CLOCK_CARD_EN))
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
|
|
|
should_disable_sd_clock = 1;
|
2020-04-29 16:53:29 +01:00
|
|
|
sdmmc->regs->clkcon |= SDHCI_CLOCK_CARD_EN;
|
2018-05-01 06:15:48 +01:00
|
|
|
}
|
|
|
|
|
2020-06-13 16:16:29 +01:00
|
|
|
#ifdef SDMMC_EMMC_OC
|
|
|
|
if (sdmmc->id == SDMMC_4 && overclock)
|
|
|
|
sdmmc->regs->vendllcalcfg = sdmmc->regs->vendllcalcfg &= 0xFFFFC07F | (0x7C << 7); // Add -4 TX_DLY_CODE_OFFSET if HS533.
|
|
|
|
#endif
|
|
|
|
|
2020-04-29 19:23:28 +01:00
|
|
|
sdmmc->regs->vendllcalcfg |= TEGRA_MMC_DLLCAL_CFG_EN_CALIBRATE;
|
2018-05-01 06:15:48 +01:00
|
|
|
_sdmmc_get_clkcon(sdmmc);
|
|
|
|
|
2018-07-04 16:39:26 +01:00
|
|
|
u32 timeout = get_tmr_ms() + 5;
|
2020-04-29 19:23:28 +01:00
|
|
|
while (sdmmc->regs->vendllcalcfg & TEGRA_MMC_DLLCAL_CFG_EN_CALIBRATE)
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
2018-07-04 16:39:26 +01:00
|
|
|
if (get_tmr_ms() > timeout)
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
2020-04-29 19:16:44 +01:00
|
|
|
result = 0;
|
2018-05-01 06:15:48 +01:00
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2018-07-04 16:39:26 +01:00
|
|
|
timeout = get_tmr_ms() + 10;
|
2020-04-29 19:23:28 +01:00
|
|
|
while (sdmmc->regs->vendllcalcfgsts & TEGRA_MMC_DLLCAL_CFG_STATUS_DLL_ACTIVE)
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
2018-07-04 16:39:26 +01:00
|
|
|
if (get_tmr_ms() > timeout)
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
2020-04-29 19:16:44 +01:00
|
|
|
result = 0;
|
2018-05-01 06:15:48 +01:00
|
|
|
goto out;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
out:;
|
|
|
|
if (should_disable_sd_clock)
|
2020-04-29 16:53:29 +01:00
|
|
|
sdmmc->regs->clkcon &= ~SDHCI_CLOCK_CARD_EN;
|
2020-04-29 19:16:44 +01:00
|
|
|
return result;
|
2018-05-01 06:15:48 +01:00
|
|
|
}
|
|
|
|
|
2020-04-29 16:53:29 +01:00
|
|
|
static void _sdmmc_reset(sdmmc_t *sdmmc)
|
|
|
|
{
|
|
|
|
sdmmc->regs->swrst |= SDHCI_RESET_CMD | SDHCI_RESET_DATA;
|
|
|
|
_sdmmc_get_clkcon(sdmmc);
|
|
|
|
u32 timeout = get_tmr_ms() + 2000;
|
|
|
|
while ((sdmmc->regs->swrst & (SDHCI_RESET_CMD | SDHCI_RESET_DATA)) && get_tmr_ms() < timeout)
|
|
|
|
;
|
|
|
|
}
|
|
|
|
|
2018-05-01 06:15:48 +01:00
|
|
|
int sdmmc_setup_clock(sdmmc_t *sdmmc, u32 type)
|
|
|
|
{
|
2019-06-30 01:15:46 +01:00
|
|
|
// Disable the SD clock if it was enabled, and reenable it later.
|
2018-08-13 10:12:53 +01:00
|
|
|
bool should_enable_sd_clock = false;
|
2020-04-29 16:53:29 +01:00
|
|
|
if (sdmmc->regs->clkcon & SDHCI_CLOCK_CARD_EN)
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
2018-08-13 10:12:53 +01:00
|
|
|
should_enable_sd_clock = true;
|
2020-04-29 16:53:29 +01:00
|
|
|
sdmmc->regs->clkcon &= ~SDHCI_CLOCK_CARD_EN;
|
2018-05-01 06:15:48 +01:00
|
|
|
}
|
|
|
|
|
2020-04-29 19:16:44 +01:00
|
|
|
_sdmmc_config_tap_val(sdmmc, type);
|
|
|
|
|
2020-04-29 19:39:03 +01:00
|
|
|
_sdmmc_reset(sdmmc);
|
2018-05-01 06:15:48 +01:00
|
|
|
|
|
|
|
switch (type)
|
|
|
|
{
|
2020-04-29 16:53:29 +01:00
|
|
|
case SDHCI_TIMING_MMC_ID:
|
|
|
|
case SDHCI_TIMING_MMC_LS26:
|
|
|
|
case SDHCI_TIMING_SD_ID:
|
|
|
|
case SDHCI_TIMING_SD_DS12:
|
|
|
|
sdmmc->regs->hostctl &= ~SDHCI_CTRL_HISPD;
|
|
|
|
sdmmc->regs->hostctl2 &= ~SDHCI_CTRL_VDD_180;
|
2018-05-01 06:15:48 +01:00
|
|
|
break;
|
2020-04-29 16:53:29 +01:00
|
|
|
case SDHCI_TIMING_MMC_HS52:
|
|
|
|
case SDHCI_TIMING_SD_HS25:
|
|
|
|
sdmmc->regs->hostctl |= SDHCI_CTRL_HISPD;
|
|
|
|
sdmmc->regs->hostctl2 &= ~SDHCI_CTRL_VDD_180;
|
2018-05-01 06:15:48 +01:00
|
|
|
break;
|
2020-04-29 16:53:29 +01:00
|
|
|
case SDHCI_TIMING_MMC_HS200:
|
|
|
|
case SDHCI_TIMING_UHS_SDR50: // T210 Errata for SDR50, the host must be set to SDR104.
|
|
|
|
case SDHCI_TIMING_UHS_SDR104:
|
|
|
|
case SDHCI_TIMING_UHS_SDR82:
|
|
|
|
case SDHCI_TIMING_UHS_DDR50:
|
2020-07-17 15:38:01 +01:00
|
|
|
case SDHCI_TIMING_MMC_HS102:
|
2018-06-03 07:07:03 +01:00
|
|
|
sdmmc->regs->hostctl2 = (sdmmc->regs->hostctl2 & SDHCI_CTRL_UHS_MASK) | UHS_SDR104_BUS_SPEED;
|
|
|
|
sdmmc->regs->hostctl2 |= SDHCI_CTRL_VDD_180;
|
2018-05-01 06:15:48 +01:00
|
|
|
break;
|
2020-04-29 16:53:29 +01:00
|
|
|
case SDHCI_TIMING_MMC_HS400:
|
2019-09-12 21:08:38 +01:00
|
|
|
// Non standard.
|
2018-06-03 07:07:03 +01:00
|
|
|
sdmmc->regs->hostctl2 = (sdmmc->regs->hostctl2 & SDHCI_CTRL_UHS_MASK) | HS400_BUS_SPEED;
|
|
|
|
sdmmc->regs->hostctl2 |= SDHCI_CTRL_VDD_180;
|
2018-05-01 06:15:48 +01:00
|
|
|
break;
|
2020-04-29 16:53:29 +01:00
|
|
|
case SDHCI_TIMING_UHS_SDR25:
|
|
|
|
sdmmc->regs->hostctl2 = (sdmmc->regs->hostctl2 & SDHCI_CTRL_UHS_MASK) | UHS_SDR25_BUS_SPEED;
|
2018-06-03 07:07:03 +01:00
|
|
|
sdmmc->regs->hostctl2 |= SDHCI_CTRL_VDD_180;
|
2018-05-01 06:15:48 +01:00
|
|
|
break;
|
2020-04-29 16:53:29 +01:00
|
|
|
case SDHCI_TIMING_UHS_SDR12:
|
|
|
|
sdmmc->regs->hostctl2 = (sdmmc->regs->hostctl2 & SDHCI_CTRL_UHS_MASK) | UHS_SDR12_BUS_SPEED;
|
2018-06-03 07:07:03 +01:00
|
|
|
sdmmc->regs->hostctl2 |= SDHCI_CTRL_VDD_180;
|
2018-05-01 06:15:48 +01:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
_sdmmc_get_clkcon(sdmmc);
|
|
|
|
|
2020-04-29 19:16:44 +01:00
|
|
|
u32 clock;
|
2018-05-01 06:15:48 +01:00
|
|
|
u16 divisor;
|
2020-04-29 19:16:44 +01:00
|
|
|
clock_sdmmc_get_card_clock_div(&clock, &divisor, type);
|
|
|
|
clock_sdmmc_config_clock_source(&clock, sdmmc->id, clock);
|
|
|
|
sdmmc->divisor = (clock + divisor - 1) / divisor;
|
2018-05-01 06:15:48 +01:00
|
|
|
|
|
|
|
//if divisor != 1 && divisor << 31 -> error
|
|
|
|
|
|
|
|
u16 div = divisor >> 1;
|
|
|
|
divisor = 0;
|
|
|
|
if (div > 0xFF)
|
2020-04-29 16:53:29 +01:00
|
|
|
divisor = div >> SDHCI_DIVIDER_SHIFT;
|
|
|
|
|
|
|
|
sdmmc->regs->clkcon = (sdmmc->regs->clkcon & ~(SDHCI_DIV_MASK | SDHCI_DIV_HI_MASK))
|
|
|
|
| (div << SDHCI_DIVIDER_SHIFT) | (divisor << SDHCI_DIVIDER_HI_SHIFT);
|
2018-05-01 06:15:48 +01:00
|
|
|
|
2019-06-30 01:15:46 +01:00
|
|
|
// Enable the SD clock again.
|
2018-05-01 06:15:48 +01:00
|
|
|
if (should_enable_sd_clock)
|
2020-04-29 16:53:29 +01:00
|
|
|
sdmmc->regs->clkcon |= SDHCI_CLOCK_CARD_EN;
|
2018-05-01 06:15:48 +01:00
|
|
|
|
2020-04-29 16:53:29 +01:00
|
|
|
if (type == SDHCI_TIMING_MMC_HS400)
|
2020-06-13 16:16:29 +01:00
|
|
|
{
|
|
|
|
#ifdef SDMMC_EMMC_OC
|
|
|
|
bool overclock_en = clock > 208000;
|
|
|
|
return _sdmmc_dll_cal_execute(sdmmc, overclock_en);
|
|
|
|
#else
|
2020-04-29 19:16:44 +01:00
|
|
|
return _sdmmc_dll_cal_execute(sdmmc);
|
2020-06-13 16:16:29 +01:00
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
2018-05-01 06:15:48 +01:00
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
2020-04-29 19:16:44 +01:00
|
|
|
static void _sdmmc_card_clock_enable(sdmmc_t *sdmmc)
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
2020-04-29 19:39:03 +01:00
|
|
|
// Recalibrate conditionally.
|
|
|
|
if ((sdmmc->id == SDMMC_1) && !sdmmc->auto_cal_enabled)
|
|
|
|
_sdmmc_autocal_execute(sdmmc, sdmmc_get_io_power(sdmmc));
|
|
|
|
|
2020-04-29 19:16:44 +01:00
|
|
|
if (!sdmmc->auto_cal_enabled)
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
2020-04-29 16:53:29 +01:00
|
|
|
if (!(sdmmc->regs->clkcon & SDHCI_CLOCK_CARD_EN))
|
|
|
|
sdmmc->regs->clkcon |= SDHCI_CLOCK_CARD_EN;
|
2018-05-01 06:15:48 +01:00
|
|
|
}
|
2020-04-29 19:16:44 +01:00
|
|
|
sdmmc->card_clock_enabled = 1;
|
2018-05-01 06:15:48 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
static void _sdmmc_sd_clock_disable(sdmmc_t *sdmmc)
|
|
|
|
{
|
2020-04-29 19:16:44 +01:00
|
|
|
sdmmc->card_clock_enabled = 0;
|
2020-04-29 16:53:29 +01:00
|
|
|
sdmmc->regs->clkcon &= ~SDHCI_CLOCK_CARD_EN;
|
2018-05-01 06:15:48 +01:00
|
|
|
}
|
|
|
|
|
2020-04-29 19:16:44 +01:00
|
|
|
void sdmmc_card_clock_ctrl(sdmmc_t *sdmmc, int auto_cal_enable)
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
2020-04-29 19:39:03 +01:00
|
|
|
// Recalibrate periodically for SDMMC1.
|
|
|
|
if ((sdmmc->id == SDMMC_1) && !auto_cal_enable && sdmmc->card_clock_enabled)
|
|
|
|
_sdmmc_autocal_execute(sdmmc, sdmmc_get_io_power(sdmmc));
|
|
|
|
|
2020-04-29 19:16:44 +01:00
|
|
|
sdmmc->auto_cal_enabled = auto_cal_enable;
|
|
|
|
if (auto_cal_enable)
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
2020-04-29 16:53:29 +01:00
|
|
|
if (!(sdmmc->regs->clkcon & SDHCI_CLOCK_CARD_EN))
|
2018-05-01 06:15:48 +01:00
|
|
|
return;
|
2020-04-29 16:53:29 +01:00
|
|
|
sdmmc->regs->clkcon &= ~SDHCI_CLOCK_CARD_EN;
|
2018-05-01 06:15:48 +01:00
|
|
|
return;
|
|
|
|
}
|
2020-04-29 19:16:44 +01:00
|
|
|
|
|
|
|
if (sdmmc->card_clock_enabled)
|
2020-04-29 16:53:29 +01:00
|
|
|
if (!(sdmmc->regs->clkcon & SDHCI_CLOCK_CARD_EN))
|
|
|
|
sdmmc->regs->clkcon |= SDHCI_CLOCK_CARD_EN;
|
2018-05-01 06:15:48 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
static int _sdmmc_cache_rsp(sdmmc_t *sdmmc, u32 *rsp, u32 size, u32 type)
|
|
|
|
{
|
|
|
|
switch (type)
|
|
|
|
{
|
|
|
|
case SDMMC_RSP_TYPE_1:
|
|
|
|
case SDMMC_RSP_TYPE_3:
|
|
|
|
case SDMMC_RSP_TYPE_4:
|
|
|
|
case SDMMC_RSP_TYPE_5:
|
|
|
|
if (size < 4)
|
|
|
|
return 0;
|
|
|
|
rsp[0] = sdmmc->regs->rspreg0;
|
|
|
|
break;
|
|
|
|
case SDMMC_RSP_TYPE_2:
|
|
|
|
if (size < 0x10)
|
|
|
|
return 0;
|
2018-05-13 23:28:27 +01:00
|
|
|
// CRC is stripped, so shifting is needed.
|
|
|
|
u32 tempreg;
|
|
|
|
for (int i = 0; i < 4; i++)
|
|
|
|
{
|
|
|
|
switch(i)
|
|
|
|
{
|
|
|
|
case 0:
|
|
|
|
tempreg = sdmmc->regs->rspreg3;
|
|
|
|
break;
|
|
|
|
case 1:
|
|
|
|
tempreg = sdmmc->regs->rspreg2;
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
tempreg = sdmmc->regs->rspreg1;
|
|
|
|
break;
|
|
|
|
case 3:
|
|
|
|
tempreg = sdmmc->regs->rspreg0;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
rsp[i] = tempreg << 8;
|
|
|
|
|
|
|
|
if (i != 0)
|
|
|
|
rsp[i - 1] |= (tempreg >> 24) & 0xFF;
|
|
|
|
}
|
2018-05-01 06:15:48 +01:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
return 0;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
int sdmmc_get_rsp(sdmmc_t *sdmmc, u32 *rsp, u32 size, u32 type)
|
|
|
|
{
|
|
|
|
if (!rsp || sdmmc->expected_rsp_type != type)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
switch (type)
|
|
|
|
{
|
|
|
|
case SDMMC_RSP_TYPE_1:
|
|
|
|
case SDMMC_RSP_TYPE_3:
|
|
|
|
case SDMMC_RSP_TYPE_4:
|
|
|
|
case SDMMC_RSP_TYPE_5:
|
|
|
|
if (size < 4)
|
|
|
|
return 0;
|
|
|
|
rsp[0] = sdmmc->rsp[0];
|
|
|
|
break;
|
|
|
|
case SDMMC_RSP_TYPE_2:
|
|
|
|
if (size < 0x10)
|
|
|
|
return 0;
|
|
|
|
rsp[0] = sdmmc->rsp[0];
|
|
|
|
rsp[1] = sdmmc->rsp[1];
|
|
|
|
rsp[2] = sdmmc->rsp[2];
|
|
|
|
rsp[3] = sdmmc->rsp[3];
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
return 0;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
2020-04-29 19:16:44 +01:00
|
|
|
static int _sdmmc_wait_cmd_data_inhibit(sdmmc_t *sdmmc, bool wait_dat)
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
|
|
|
_sdmmc_get_clkcon(sdmmc);
|
|
|
|
|
2018-07-04 16:39:26 +01:00
|
|
|
u32 timeout = get_tmr_ms() + 2000;
|
2020-04-29 16:53:29 +01:00
|
|
|
while(sdmmc->regs->prnsts & SDHCI_CMD_INHIBIT)
|
2018-07-04 16:39:26 +01:00
|
|
|
if (get_tmr_ms() > timeout)
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
|
|
|
_sdmmc_reset(sdmmc);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (wait_dat)
|
|
|
|
{
|
2018-07-04 16:39:26 +01:00
|
|
|
timeout = get_tmr_ms() + 2000;
|
2020-04-29 16:53:29 +01:00
|
|
|
while (sdmmc->regs->prnsts & SDHCI_DATA_INHIBIT)
|
2018-07-04 16:39:26 +01:00
|
|
|
if (get_tmr_ms() > timeout)
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
|
|
|
_sdmmc_reset(sdmmc);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
2020-04-29 19:16:44 +01:00
|
|
|
static int _sdmmc_wait_card_busy(sdmmc_t *sdmmc)
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
|
|
|
_sdmmc_get_clkcon(sdmmc);
|
|
|
|
|
2018-07-04 16:39:26 +01:00
|
|
|
u32 timeout = get_tmr_ms() + 2000;
|
2020-04-29 16:53:29 +01:00
|
|
|
while (!(sdmmc->regs->prnsts & SDHCI_DATA_0_LVL_MASK))
|
2018-07-04 16:39:26 +01:00
|
|
|
if (get_tmr_ms() > timeout)
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
|
|
|
_sdmmc_reset(sdmmc);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int _sdmmc_setup_read_small_block(sdmmc_t *sdmmc)
|
|
|
|
{
|
|
|
|
switch (sdmmc_get_bus_width(sdmmc))
|
|
|
|
{
|
|
|
|
case SDMMC_BUS_WIDTH_1:
|
|
|
|
return 0;
|
|
|
|
break;
|
|
|
|
case SDMMC_BUS_WIDTH_4:
|
2020-04-29 16:53:29 +01:00
|
|
|
sdmmc->regs->blksize = 64;
|
2018-05-01 06:15:48 +01:00
|
|
|
break;
|
|
|
|
case SDMMC_BUS_WIDTH_8:
|
2020-04-29 16:53:29 +01:00
|
|
|
sdmmc->regs->blksize = 128;
|
2018-05-01 06:15:48 +01:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
sdmmc->regs->blkcnt = 1;
|
2020-04-29 16:53:29 +01:00
|
|
|
sdmmc->regs->trnmod = SDHCI_TRNS_READ;
|
2018-05-01 06:15:48 +01:00
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
2020-04-29 19:16:44 +01:00
|
|
|
static int _sdmmc_send_cmd(sdmmc_t *sdmmc, sdmmc_cmd_t *cmd, bool is_data_present)
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
|
|
|
u16 cmdflags = 0;
|
2020-04-29 19:16:44 +01:00
|
|
|
|
2018-05-01 06:15:48 +01:00
|
|
|
switch (cmd->rsp_type)
|
|
|
|
{
|
|
|
|
case SDMMC_RSP_TYPE_0:
|
|
|
|
break;
|
|
|
|
case SDMMC_RSP_TYPE_1:
|
|
|
|
case SDMMC_RSP_TYPE_4:
|
|
|
|
case SDMMC_RSP_TYPE_5:
|
|
|
|
if (cmd->check_busy)
|
2020-04-29 16:53:29 +01:00
|
|
|
cmdflags = SDHCI_CMD_RESP_LEN48_BUSY | SDHCI_CMD_INDEX | SDHCI_CMD_CRC;
|
2018-05-01 06:15:48 +01:00
|
|
|
else
|
2020-04-29 16:53:29 +01:00
|
|
|
cmdflags = SDHCI_CMD_RESP_LEN48 | SDHCI_CMD_INDEX | SDHCI_CMD_CRC;
|
2018-05-01 06:15:48 +01:00
|
|
|
break;
|
|
|
|
case SDMMC_RSP_TYPE_2:
|
2020-04-29 16:53:29 +01:00
|
|
|
cmdflags = SDHCI_CMD_RESP_LEN136 | SDHCI_CMD_CRC;
|
2018-05-01 06:15:48 +01:00
|
|
|
break;
|
|
|
|
case SDMMC_RSP_TYPE_3:
|
2020-04-29 16:53:29 +01:00
|
|
|
cmdflags = SDHCI_CMD_RESP_LEN48;
|
2018-05-01 06:15:48 +01:00
|
|
|
break;
|
|
|
|
default:
|
|
|
|
return 0;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (is_data_present)
|
2020-04-29 16:53:29 +01:00
|
|
|
cmdflags |= SDHCI_CMD_DATA;
|
2018-05-01 06:15:48 +01:00
|
|
|
sdmmc->regs->argument = cmd->arg;
|
|
|
|
sdmmc->regs->cmdreg = (cmd->cmd << 8) | cmdflags;
|
|
|
|
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
2020-04-29 19:16:44 +01:00
|
|
|
static void _sdmmc_send_tuning_cmd(sdmmc_t *sdmmc, u32 cmd)
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
|
|
|
sdmmc_cmd_t cmdbuf;
|
|
|
|
cmdbuf.cmd = cmd;
|
|
|
|
cmdbuf.arg = 0;
|
|
|
|
cmdbuf.rsp_type = SDMMC_RSP_TYPE_1;
|
|
|
|
cmdbuf.check_busy = 0;
|
2020-04-29 19:16:44 +01:00
|
|
|
_sdmmc_send_cmd(sdmmc, &cmdbuf, true);
|
2018-05-01 06:15:48 +01:00
|
|
|
}
|
|
|
|
|
2020-04-29 19:16:44 +01:00
|
|
|
static int _sdmmc_tuning_execute_once(sdmmc_t *sdmmc, u32 cmd)
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
2020-04-29 19:16:44 +01:00
|
|
|
if (sdmmc->auto_cal_enabled)
|
2018-05-01 06:15:48 +01:00
|
|
|
return 0;
|
2020-04-29 19:16:44 +01:00
|
|
|
if (!_sdmmc_wait_cmd_data_inhibit(sdmmc, true))
|
2018-05-01 06:15:48 +01:00
|
|
|
return 0;
|
|
|
|
|
|
|
|
_sdmmc_setup_read_small_block(sdmmc);
|
2019-09-12 21:08:38 +01:00
|
|
|
|
2020-04-29 16:53:29 +01:00
|
|
|
sdmmc->regs->norintstsen |= SDHCI_INT_DATA_AVAIL;
|
2018-05-01 06:15:48 +01:00
|
|
|
sdmmc->regs->norintsts = sdmmc->regs->norintsts;
|
2020-04-29 16:53:29 +01:00
|
|
|
sdmmc->regs->clkcon &= ~SDHCI_CLOCK_CARD_EN;
|
2019-09-12 21:08:38 +01:00
|
|
|
|
2020-04-29 19:16:44 +01:00
|
|
|
_sdmmc_send_tuning_cmd(sdmmc, cmd);
|
2018-05-01 06:15:48 +01:00
|
|
|
_sdmmc_get_clkcon(sdmmc);
|
2018-07-04 16:39:26 +01:00
|
|
|
usleep(1);
|
2019-09-12 21:08:38 +01:00
|
|
|
|
2018-05-01 06:15:48 +01:00
|
|
|
_sdmmc_reset(sdmmc);
|
2019-09-12 21:08:38 +01:00
|
|
|
|
2020-04-29 16:53:29 +01:00
|
|
|
sdmmc->regs->clkcon |= SDHCI_CLOCK_CARD_EN;
|
2018-05-01 06:15:48 +01:00
|
|
|
_sdmmc_get_clkcon(sdmmc);
|
|
|
|
|
2018-06-26 17:00:46 +01:00
|
|
|
u32 timeout = get_tmr_us() + 5000;
|
|
|
|
while (get_tmr_us() < timeout)
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
2020-04-29 16:53:29 +01:00
|
|
|
if (sdmmc->regs->norintsts & SDHCI_INT_DATA_AVAIL)
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
2020-04-29 16:53:29 +01:00
|
|
|
sdmmc->regs->norintsts = SDHCI_INT_DATA_AVAIL;
|
|
|
|
sdmmc->regs->norintstsen &= ~SDHCI_INT_DATA_AVAIL;
|
2018-05-01 06:15:48 +01:00
|
|
|
_sdmmc_get_clkcon(sdmmc);
|
2018-07-04 16:39:26 +01:00
|
|
|
usleep((1000 * 8 + sdmmc->divisor - 1) / sdmmc->divisor);
|
2018-05-01 06:15:48 +01:00
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
}
|
2019-09-12 21:08:38 +01:00
|
|
|
|
2018-05-01 06:15:48 +01:00
|
|
|
_sdmmc_reset(sdmmc);
|
2019-09-12 21:08:38 +01:00
|
|
|
|
2020-04-29 16:53:29 +01:00
|
|
|
sdmmc->regs->norintstsen &= ~SDHCI_INT_DATA_AVAIL;
|
2018-05-01 06:15:48 +01:00
|
|
|
_sdmmc_get_clkcon(sdmmc);
|
2018-07-04 16:39:26 +01:00
|
|
|
usleep((1000 * 8 + sdmmc->divisor - 1) / sdmmc->divisor);
|
2019-09-12 21:08:38 +01:00
|
|
|
|
2018-05-01 06:15:48 +01:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2020-04-29 19:16:44 +01:00
|
|
|
int sdmmc_tuning_execute(sdmmc_t *sdmmc, u32 type, u32 cmd)
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
|
|
|
u32 max = 0, flag = 0;
|
|
|
|
|
|
|
|
switch (type)
|
|
|
|
{
|
2020-04-29 16:53:29 +01:00
|
|
|
case SDHCI_TIMING_MMC_HS200:
|
|
|
|
case SDHCI_TIMING_MMC_HS400:
|
|
|
|
case SDHCI_TIMING_UHS_SDR104:
|
|
|
|
case SDHCI_TIMING_UHS_SDR82:
|
|
|
|
max = 128;
|
|
|
|
flag = (2 << 13); // 128 iterations.
|
2018-05-01 06:15:48 +01:00
|
|
|
break;
|
2020-04-29 16:53:29 +01:00
|
|
|
case SDHCI_TIMING_UHS_SDR50:
|
|
|
|
case SDHCI_TIMING_UHS_DDR50:
|
2020-07-17 15:38:01 +01:00
|
|
|
case SDHCI_TIMING_MMC_HS102:
|
2020-04-29 16:53:29 +01:00
|
|
|
max = 256;
|
|
|
|
flag = (4 << 13); // 256 iterations.
|
2018-05-01 06:15:48 +01:00
|
|
|
break;
|
2020-04-29 16:53:29 +01:00
|
|
|
case SDHCI_TIMING_UHS_SDR12:
|
|
|
|
case SDHCI_TIMING_UHS_SDR25:
|
|
|
|
return 1;
|
2018-05-01 06:15:48 +01:00
|
|
|
default:
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2020-04-29 19:23:28 +01:00
|
|
|
sdmmc->regs->ventunctl1 = 0; // step_size 1.
|
|
|
|
|
2019-09-12 21:08:38 +01:00
|
|
|
sdmmc->regs->ventunctl0 = (sdmmc->regs->ventunctl0 & 0xFFFF1FFF) | flag; // Tries.
|
2020-04-29 16:53:29 +01:00
|
|
|
sdmmc->regs->ventunctl0 = (sdmmc->regs->ventunctl0 & 0xFFFFE03F) | (1 << 6); // 1x Multiplier.
|
|
|
|
sdmmc->regs->ventunctl0 |= TEGRA_MMC_VNDR_TUN_CTRL0_TAP_VAL_UPDATED_BY_HW;
|
|
|
|
sdmmc->regs->hostctl2 |= SDHCI_CTRL_EXEC_TUNING;
|
2018-05-01 06:15:48 +01:00
|
|
|
|
|
|
|
for (u32 i = 0; i < max; i++)
|
|
|
|
{
|
2020-04-29 19:16:44 +01:00
|
|
|
_sdmmc_tuning_execute_once(sdmmc, cmd);
|
2018-06-03 07:07:03 +01:00
|
|
|
if (!(sdmmc->regs->hostctl2 & SDHCI_CTRL_EXEC_TUNING))
|
2018-05-01 06:15:48 +01:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2018-06-03 07:07:03 +01:00
|
|
|
if (sdmmc->regs->hostctl2 & SDHCI_CTRL_TUNED_CLK)
|
2018-05-01 06:15:48 +01:00
|
|
|
return 1;
|
2019-09-12 21:08:38 +01:00
|
|
|
|
2018-05-01 06:15:48 +01:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int _sdmmc_enable_internal_clock(sdmmc_t *sdmmc)
|
|
|
|
{
|
|
|
|
//Enable internal clock and wait till it is stable.
|
2020-04-29 16:53:29 +01:00
|
|
|
sdmmc->regs->clkcon |= SDHCI_CLOCK_INT_EN;
|
2018-05-01 06:15:48 +01:00
|
|
|
_sdmmc_get_clkcon(sdmmc);
|
2018-07-04 16:39:26 +01:00
|
|
|
u32 timeout = get_tmr_ms() + 2000;
|
2020-04-29 16:53:29 +01:00
|
|
|
while (!(sdmmc->regs->clkcon & SDHCI_CLOCK_INT_STABLE))
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
2018-07-04 16:39:26 +01:00
|
|
|
if (get_tmr_ms() > timeout)
|
2018-05-01 06:15:48 +01:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2018-06-03 07:07:03 +01:00
|
|
|
sdmmc->regs->hostctl2 &= ~SDHCI_CTRL_PRESET_VAL_EN;
|
2020-04-29 16:53:29 +01:00
|
|
|
sdmmc->regs->clkcon &= ~SDHCI_PROG_CLOCK_MODE;
|
2018-06-03 07:07:03 +01:00
|
|
|
sdmmc->regs->hostctl2 |= SDHCI_HOST_VERSION_4_EN;
|
2018-05-01 06:15:48 +01:00
|
|
|
|
2020-04-29 16:53:29 +01:00
|
|
|
if (!(sdmmc->regs->capareg & SDHCI_CAN_64BIT))
|
2018-05-01 06:15:48 +01:00
|
|
|
return 0;
|
|
|
|
|
2018-06-03 07:07:03 +01:00
|
|
|
sdmmc->regs->hostctl2 |= SDHCI_ADDRESSING_64BIT_EN;
|
2020-04-29 16:53:29 +01:00
|
|
|
sdmmc->regs->hostctl &= ~SDHCI_CTRL_DMA_MASK;
|
2018-05-01 06:15:48 +01:00
|
|
|
sdmmc->regs->timeoutcon = (sdmmc->regs->timeoutcon & 0xF0) | 0xE;
|
|
|
|
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int _sdmmc_autocal_config_offset(sdmmc_t *sdmmc, u32 power)
|
|
|
|
{
|
|
|
|
u32 off_pd = 0;
|
|
|
|
u32 off_pu = 0;
|
|
|
|
|
|
|
|
switch (sdmmc->id)
|
|
|
|
{
|
|
|
|
case SDMMC_2:
|
|
|
|
case SDMMC_4:
|
|
|
|
if (power != SDMMC_POWER_1_8)
|
|
|
|
return 0;
|
|
|
|
off_pd = 5;
|
|
|
|
off_pu = 5;
|
|
|
|
break;
|
|
|
|
case SDMMC_1:
|
|
|
|
case SDMMC_3:
|
|
|
|
if (power == SDMMC_POWER_1_8)
|
|
|
|
{
|
|
|
|
off_pd = 123;
|
|
|
|
off_pu = 123;
|
|
|
|
}
|
|
|
|
else if (power == SDMMC_POWER_3_3)
|
|
|
|
{
|
|
|
|
off_pd = 125;
|
|
|
|
off_pu = 0;
|
|
|
|
}
|
|
|
|
else
|
|
|
|
return 0;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2020-04-29 19:39:03 +01:00
|
|
|
sdmmc->regs->autocalcfg = (sdmmc->regs->autocalcfg & 0xFFFF8080) | (off_pd << 8) | off_pu;
|
2018-05-01 06:15:48 +01:00
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void _sdmmc_enable_interrupts(sdmmc_t *sdmmc)
|
|
|
|
{
|
2020-04-29 16:53:29 +01:00
|
|
|
sdmmc->regs->norintstsen |= SDHCI_INT_DMA_END | SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE;
|
|
|
|
sdmmc->regs->errintstsen |= SDHCI_ERR_INT_ALL_EXCEPT_ADMA_BUSPWR;
|
2018-05-01 06:15:48 +01:00
|
|
|
sdmmc->regs->norintsts = sdmmc->regs->norintsts;
|
|
|
|
sdmmc->regs->errintsts = sdmmc->regs->errintsts;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void _sdmmc_mask_interrupts(sdmmc_t *sdmmc)
|
|
|
|
{
|
2020-04-29 16:53:29 +01:00
|
|
|
sdmmc->regs->errintstsen &= ~SDHCI_ERR_INT_ALL_EXCEPT_ADMA_BUSPWR;
|
|
|
|
sdmmc->regs->norintstsen &= ~(SDHCI_INT_DMA_END | SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE);
|
2018-05-01 06:15:48 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
static int _sdmmc_check_mask_interrupt(sdmmc_t *sdmmc, u16 *pout, u16 mask)
|
|
|
|
{
|
|
|
|
u16 norintsts = sdmmc->regs->norintsts;
|
|
|
|
u16 errintsts = sdmmc->regs->errintsts;
|
|
|
|
|
2020-08-15 11:16:37 +01:00
|
|
|
DPRINTF("norintsts %08X, errintsts %08X\n", norintsts, errintsts);
|
2018-05-01 06:15:48 +01:00
|
|
|
|
|
|
|
if (pout)
|
|
|
|
*pout = norintsts;
|
|
|
|
|
2019-06-30 01:15:46 +01:00
|
|
|
// Check for error interrupt.
|
2020-04-29 16:53:29 +01:00
|
|
|
if (norintsts & SDHCI_INT_ERROR)
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
2020-08-15 11:16:37 +01:00
|
|
|
#ifdef ERROR_EXTRA_PRINTING
|
|
|
|
EPRINTFARGS("SDMMC: norintsts %08X, errintsts %08X\n", norintsts, errintsts);
|
|
|
|
#endif
|
2018-05-01 06:15:48 +01:00
|
|
|
sdmmc->regs->errintsts = errintsts;
|
|
|
|
return SDMMC_MASKINT_ERROR;
|
|
|
|
}
|
|
|
|
else if (norintsts & mask)
|
|
|
|
{
|
|
|
|
sdmmc->regs->norintsts = norintsts & mask;
|
|
|
|
return SDMMC_MASKINT_MASKED;
|
|
|
|
}
|
2019-10-18 16:02:06 +01:00
|
|
|
|
2018-05-01 06:15:48 +01:00
|
|
|
return SDMMC_MASKINT_NOERROR;
|
|
|
|
}
|
|
|
|
|
2020-04-29 19:16:44 +01:00
|
|
|
static int _sdmmc_wait_response(sdmmc_t *sdmmc)
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
|
|
|
_sdmmc_get_clkcon(sdmmc);
|
|
|
|
|
2018-07-04 16:39:26 +01:00
|
|
|
u32 timeout = get_tmr_ms() + 2000;
|
2020-04-29 19:16:44 +01:00
|
|
|
while (true)
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
2020-04-29 19:16:44 +01:00
|
|
|
int result = _sdmmc_check_mask_interrupt(sdmmc, NULL, SDHCI_INT_RESPONSE);
|
|
|
|
if (result == SDMMC_MASKINT_MASKED)
|
2018-05-01 06:15:48 +01:00
|
|
|
break;
|
2020-04-29 19:16:44 +01:00
|
|
|
if (result != SDMMC_MASKINT_NOERROR || get_tmr_ms() > timeout)
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
|
|
|
_sdmmc_reset(sdmmc);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int _sdmmc_stop_transmission_inner(sdmmc_t *sdmmc, u32 *rsp)
|
|
|
|
{
|
|
|
|
sdmmc_cmd_t cmd;
|
|
|
|
|
2020-04-29 19:16:44 +01:00
|
|
|
if (!_sdmmc_wait_cmd_data_inhibit(sdmmc, false))
|
2018-05-01 06:15:48 +01:00
|
|
|
return 0;
|
|
|
|
|
|
|
|
_sdmmc_enable_interrupts(sdmmc);
|
2019-09-12 21:08:38 +01:00
|
|
|
|
2018-05-01 06:15:48 +01:00
|
|
|
cmd.cmd = MMC_STOP_TRANSMISSION;
|
|
|
|
cmd.arg = 0;
|
|
|
|
cmd.rsp_type = SDMMC_RSP_TYPE_1;
|
|
|
|
cmd.check_busy = 1;
|
2019-09-12 21:08:38 +01:00
|
|
|
|
2020-04-29 19:16:44 +01:00
|
|
|
_sdmmc_send_cmd(sdmmc, &cmd, false);
|
2019-09-12 21:08:38 +01:00
|
|
|
|
2020-04-29 19:16:44 +01:00
|
|
|
int result = _sdmmc_wait_response(sdmmc);
|
2018-05-01 06:15:48 +01:00
|
|
|
_sdmmc_mask_interrupts(sdmmc);
|
|
|
|
|
2020-04-29 19:16:44 +01:00
|
|
|
if (!result)
|
2018-05-01 06:15:48 +01:00
|
|
|
return 0;
|
2019-10-18 16:02:06 +01:00
|
|
|
|
2018-05-01 06:15:48 +01:00
|
|
|
_sdmmc_cache_rsp(sdmmc, rsp, 4, SDMMC_RSP_TYPE_1);
|
2019-09-12 21:08:38 +01:00
|
|
|
|
2020-04-29 19:16:44 +01:00
|
|
|
return _sdmmc_wait_card_busy(sdmmc);
|
2018-05-01 06:15:48 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
int sdmmc_stop_transmission(sdmmc_t *sdmmc, u32 *rsp)
|
|
|
|
{
|
2020-04-29 19:16:44 +01:00
|
|
|
if (!sdmmc->card_clock_enabled)
|
2018-05-01 06:15:48 +01:00
|
|
|
return 0;
|
|
|
|
|
2020-04-29 19:39:03 +01:00
|
|
|
// Recalibrate periodically for SDMMC1.
|
|
|
|
if ((sdmmc->id == SDMMC_1) && sdmmc->auto_cal_enabled)
|
|
|
|
_sdmmc_autocal_execute(sdmmc, sdmmc_get_io_power(sdmmc));
|
|
|
|
|
2018-08-13 10:12:53 +01:00
|
|
|
bool should_disable_sd_clock = false;
|
2020-04-29 16:53:29 +01:00
|
|
|
if (!(sdmmc->regs->clkcon & SDHCI_CLOCK_CARD_EN))
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
2018-08-13 10:12:53 +01:00
|
|
|
should_disable_sd_clock = true;
|
2020-04-29 16:53:29 +01:00
|
|
|
sdmmc->regs->clkcon |= SDHCI_CLOCK_CARD_EN;
|
2018-05-01 06:15:48 +01:00
|
|
|
_sdmmc_get_clkcon(sdmmc);
|
2018-07-04 16:39:26 +01:00
|
|
|
usleep((8000 + sdmmc->divisor - 1) / sdmmc->divisor);
|
2018-05-01 06:15:48 +01:00
|
|
|
}
|
|
|
|
|
2020-04-29 19:16:44 +01:00
|
|
|
int result = _sdmmc_stop_transmission_inner(sdmmc, rsp);
|
2018-07-04 16:39:26 +01:00
|
|
|
usleep((8000 + sdmmc->divisor - 1) / sdmmc->divisor);
|
2019-09-12 21:08:38 +01:00
|
|
|
|
2018-05-01 06:15:48 +01:00
|
|
|
if (should_disable_sd_clock)
|
2020-04-29 16:53:29 +01:00
|
|
|
sdmmc->regs->clkcon &= ~SDHCI_CLOCK_CARD_EN;
|
2018-05-01 06:15:48 +01:00
|
|
|
|
2020-04-29 19:16:44 +01:00
|
|
|
return result;
|
2018-05-01 06:15:48 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
static int _sdmmc_config_dma(sdmmc_t *sdmmc, u32 *blkcnt_out, sdmmc_req_t *req)
|
|
|
|
{
|
|
|
|
if (!req->blksize || !req->num_sectors)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
u32 blkcnt = req->num_sectors;
|
|
|
|
if (blkcnt >= 0xFFFF)
|
|
|
|
blkcnt = 0xFFFF;
|
|
|
|
u32 admaaddr = (u32)req->buf;
|
|
|
|
|
2019-06-30 01:15:46 +01:00
|
|
|
// Check alignment.
|
2020-04-29 16:53:29 +01:00
|
|
|
if (admaaddr & 7)
|
2018-05-01 06:15:48 +01:00
|
|
|
return 0;
|
|
|
|
|
|
|
|
sdmmc->regs->admaaddr = admaaddr;
|
|
|
|
sdmmc->regs->admaaddr_hi = 0;
|
|
|
|
|
|
|
|
sdmmc->dma_addr_next = (admaaddr + 0x80000) & 0xFFF80000;
|
|
|
|
|
2020-04-29 16:53:29 +01:00
|
|
|
sdmmc->regs->blksize = req->blksize | 0x7000; // DMA 512KB (Detects A18 carry out).
|
2018-05-01 06:15:48 +01:00
|
|
|
sdmmc->regs->blkcnt = blkcnt;
|
|
|
|
|
|
|
|
if (blkcnt_out)
|
|
|
|
*blkcnt_out = blkcnt;
|
|
|
|
|
2020-04-29 16:53:29 +01:00
|
|
|
u32 trnmode = SDHCI_TRNS_DMA;
|
2018-05-01 06:15:48 +01:00
|
|
|
if (req->is_multi_block)
|
2020-04-29 16:53:29 +01:00
|
|
|
trnmode = SDHCI_TRNS_MULTI | SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_DMA;
|
2018-05-01 06:15:48 +01:00
|
|
|
if (!req->is_write)
|
2020-04-29 16:53:29 +01:00
|
|
|
trnmode |= SDHCI_TRNS_READ;
|
2018-05-01 06:15:48 +01:00
|
|
|
if (req->is_auto_cmd12)
|
2020-04-29 16:53:29 +01:00
|
|
|
trnmode = (trnmode & ~(SDHCI_TRNS_AUTO_CMD12 | SDHCI_TRNS_AUTO_CMD23)) | SDHCI_TRNS_AUTO_CMD12;
|
2020-04-29 19:39:03 +01:00
|
|
|
|
2018-05-01 06:15:48 +01:00
|
|
|
sdmmc->regs->trnmod = trnmode;
|
|
|
|
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int _sdmmc_update_dma(sdmmc_t *sdmmc)
|
|
|
|
{
|
|
|
|
u16 blkcnt = 0;
|
|
|
|
do
|
|
|
|
{
|
|
|
|
blkcnt = sdmmc->regs->blkcnt;
|
2018-07-04 16:39:26 +01:00
|
|
|
u32 timeout = get_tmr_ms() + 1500;
|
2018-05-01 06:15:48 +01:00
|
|
|
do
|
|
|
|
{
|
2020-04-29 19:16:44 +01:00
|
|
|
int result = 0;
|
|
|
|
while (true)
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
|
|
|
u16 intr = 0;
|
2020-04-29 19:16:44 +01:00
|
|
|
result = _sdmmc_check_mask_interrupt(sdmmc, &intr,
|
2020-04-29 16:53:29 +01:00
|
|
|
SDHCI_INT_DATA_END | SDHCI_INT_DMA_END);
|
2020-04-29 19:16:44 +01:00
|
|
|
if (result < 0)
|
2018-05-01 06:15:48 +01:00
|
|
|
break;
|
2020-04-29 16:53:29 +01:00
|
|
|
|
|
|
|
if (intr & SDHCI_INT_DATA_END)
|
2019-06-30 01:15:46 +01:00
|
|
|
return 1; // Transfer complete.
|
2020-04-29 16:53:29 +01:00
|
|
|
|
|
|
|
if (intr & SDHCI_INT_DMA_END)
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
2019-06-30 01:15:46 +01:00
|
|
|
// Update DMA.
|
2018-05-01 06:15:48 +01:00
|
|
|
sdmmc->regs->admaaddr = sdmmc->dma_addr_next;
|
|
|
|
sdmmc->regs->admaaddr_hi = 0;
|
|
|
|
sdmmc->dma_addr_next += 0x80000;
|
|
|
|
}
|
|
|
|
}
|
2020-04-29 19:16:44 +01:00
|
|
|
if (result != SDMMC_MASKINT_NOERROR)
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
2020-06-13 16:16:29 +01:00
|
|
|
#ifdef ERROR_EXTRA_PRINTING
|
|
|
|
EPRINTFARGS("%08X!", result);
|
|
|
|
#endif
|
2018-05-01 06:15:48 +01:00
|
|
|
_sdmmc_reset(sdmmc);
|
|
|
|
return 0;
|
|
|
|
}
|
2018-07-04 16:39:26 +01:00
|
|
|
} while (get_tmr_ms() < timeout);
|
2018-05-01 06:15:48 +01:00
|
|
|
} while (sdmmc->regs->blkcnt != blkcnt);
|
|
|
|
|
|
|
|
_sdmmc_reset(sdmmc);
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static int _sdmmc_execute_cmd_inner(sdmmc_t *sdmmc, sdmmc_cmd_t *cmd, sdmmc_req_t *req, u32 *blkcnt_out)
|
|
|
|
{
|
|
|
|
int has_req_or_check_busy = req || cmd->check_busy;
|
2020-04-29 19:16:44 +01:00
|
|
|
if (!_sdmmc_wait_cmd_data_inhibit(sdmmc, has_req_or_check_busy))
|
2018-05-01 06:15:48 +01:00
|
|
|
return 0;
|
|
|
|
|
|
|
|
u32 blkcnt = 0;
|
2018-08-13 10:12:53 +01:00
|
|
|
bool is_data_present = false;
|
2018-05-01 06:15:48 +01:00
|
|
|
if (req)
|
|
|
|
{
|
2020-04-29 20:09:36 +01:00
|
|
|
if (!_sdmmc_config_dma(sdmmc, &blkcnt, req))
|
|
|
|
{
|
2020-06-13 16:16:29 +01:00
|
|
|
#ifdef ERROR_EXTRA_PRINTING
|
|
|
|
EPRINTF("SDMMC: DMA Wrong cfg!");
|
|
|
|
#endif
|
2020-04-29 20:09:36 +01:00
|
|
|
return 0;
|
|
|
|
}
|
2020-04-29 19:39:03 +01:00
|
|
|
|
|
|
|
// Flush cache before starting the transfer.
|
|
|
|
bpmp_mmu_maintenance(BPMP_MMU_MAINT_CLN_INV_WAY, false);
|
|
|
|
|
2018-08-13 10:12:53 +01:00
|
|
|
is_data_present = true;
|
2018-05-01 06:15:48 +01:00
|
|
|
}
|
2020-04-29 19:39:03 +01:00
|
|
|
|
|
|
|
_sdmmc_enable_interrupts(sdmmc);
|
2018-05-01 06:15:48 +01:00
|
|
|
|
2020-04-29 20:09:36 +01:00
|
|
|
if (!_sdmmc_send_cmd(sdmmc, cmd, is_data_present))
|
|
|
|
{
|
2020-06-13 16:16:29 +01:00
|
|
|
#ifdef ERROR_EXTRA_PRINTING
|
|
|
|
EPRINTFARGS("SDMMC: Wrong Response type %08X!", cmd->rsp_type);
|
|
|
|
#endif
|
2020-04-29 20:09:36 +01:00
|
|
|
return 0;
|
|
|
|
}
|
2018-05-01 06:15:48 +01:00
|
|
|
|
2020-04-29 19:16:44 +01:00
|
|
|
int result = _sdmmc_wait_response(sdmmc);
|
2020-04-29 20:09:36 +01:00
|
|
|
if (!result)
|
|
|
|
{
|
2020-06-13 16:16:29 +01:00
|
|
|
#ifdef ERROR_EXTRA_PRINTING
|
|
|
|
EPRINTF("SDMMC: Transfer timeout!");
|
|
|
|
#endif
|
2020-04-29 20:09:36 +01:00
|
|
|
}
|
2020-08-15 11:16:37 +01:00
|
|
|
DPRINTF("rsp(%d): %08X, %08X, %08X, %08X\n", result,
|
2018-05-01 06:15:48 +01:00
|
|
|
sdmmc->regs->rspreg0, sdmmc->regs->rspreg1, sdmmc->regs->rspreg2, sdmmc->regs->rspreg3);
|
2020-04-29 19:16:44 +01:00
|
|
|
if (result)
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
|
|
|
if (cmd->rsp_type)
|
|
|
|
{
|
|
|
|
sdmmc->expected_rsp_type = cmd->rsp_type;
|
2020-04-29 20:09:36 +01:00
|
|
|
result = _sdmmc_cache_rsp(sdmmc, sdmmc->rsp, 0x10, cmd->rsp_type);
|
|
|
|
if (!result)
|
|
|
|
{
|
2020-06-13 16:16:29 +01:00
|
|
|
#ifdef ERROR_EXTRA_PRINTING
|
|
|
|
EPRINTFARGS("SDMMC: Unknown response %08X!", sdmmc->rsp[0]);
|
|
|
|
#endif
|
2020-04-29 20:09:36 +01:00
|
|
|
}
|
|
|
|
}
|
|
|
|
if (req && result)
|
|
|
|
{
|
|
|
|
result = _sdmmc_update_dma(sdmmc);
|
|
|
|
if (!result)
|
|
|
|
{
|
2020-06-13 16:16:29 +01:00
|
|
|
#ifdef ERROR_EXTRA_PRINTING
|
2020-08-15 11:16:37 +01:00
|
|
|
EPRINTFARGS("SDMMC: DMA Update failed (%08X)!", result);
|
2020-06-13 16:16:29 +01:00
|
|
|
#endif
|
2020-04-29 20:09:36 +01:00
|
|
|
}
|
2018-05-01 06:15:48 +01:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
_sdmmc_mask_interrupts(sdmmc);
|
|
|
|
|
2020-04-29 19:16:44 +01:00
|
|
|
if (result)
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
|
|
|
if (req)
|
|
|
|
{
|
2020-04-29 19:39:03 +01:00
|
|
|
// Flush cache after transfer.
|
|
|
|
bpmp_mmu_maintenance(BPMP_MMU_MAINT_CLN_INV_WAY, false);
|
|
|
|
|
2018-05-01 06:15:48 +01:00
|
|
|
if (blkcnt_out)
|
|
|
|
*blkcnt_out = blkcnt;
|
2019-09-12 21:08:38 +01:00
|
|
|
|
2018-05-01 06:15:48 +01:00
|
|
|
if (req->is_auto_cmd12)
|
|
|
|
sdmmc->rsp3 = sdmmc->regs->rspreg3;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (cmd->check_busy || req)
|
2020-04-29 20:09:36 +01:00
|
|
|
{
|
|
|
|
result = _sdmmc_wait_card_busy(sdmmc);
|
|
|
|
if (!result)
|
|
|
|
{
|
2020-06-13 16:16:29 +01:00
|
|
|
#ifdef ERROR_EXTRA_PRINTING
|
|
|
|
EPRINTF("SDMMC: Busy timeout!");
|
|
|
|
#endif
|
2020-04-29 20:09:36 +01:00
|
|
|
}
|
|
|
|
return result;
|
|
|
|
}
|
2018-05-01 06:15:48 +01:00
|
|
|
}
|
|
|
|
|
2020-04-29 19:16:44 +01:00
|
|
|
return result;
|
|
|
|
}
|
|
|
|
|
|
|
|
bool sdmmc_get_sd_inserted()
|
|
|
|
{
|
|
|
|
return (!gpio_read(GPIO_PORT_Z, GPIO_PIN_1));
|
2018-05-01 06:15:48 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
static int _sdmmc_config_sdmmc1()
|
|
|
|
{
|
2019-06-30 01:15:46 +01:00
|
|
|
// Configure SD card detect.
|
2020-04-29 19:39:03 +01:00
|
|
|
PINMUX_AUX(PINMUX_AUX_GPIO_PZ1) = PINMUX_INPUT_ENABLE | PINMUX_PULL_UP | 2; // GPIO control, pull up.
|
2018-05-01 06:15:48 +01:00
|
|
|
APB_MISC(APB_MISC_GP_VGPIO_GPIO_MUX_SEL) = 0;
|
|
|
|
gpio_config(GPIO_PORT_Z, GPIO_PIN_1, GPIO_MODE_GPIO);
|
|
|
|
gpio_output_enable(GPIO_PORT_Z, GPIO_PIN_1, GPIO_OUTPUT_DISABLE);
|
2018-07-04 16:39:26 +01:00
|
|
|
usleep(100);
|
2019-09-12 21:08:38 +01:00
|
|
|
|
2019-10-18 16:02:06 +01:00
|
|
|
// Check if SD card is inserted.
|
2020-04-29 19:16:44 +01:00
|
|
|
if(!sdmmc_get_sd_inserted())
|
2018-05-01 06:15:48 +01:00
|
|
|
return 0;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Pinmux config:
|
|
|
|
* DRV_TYPE = DRIVE_2X
|
2020-04-29 16:53:29 +01:00
|
|
|
* E_SCHMT = ENABLE (for 1.8V), DISABLE (for 3.3V)
|
|
|
|
* E_INPUT = ENABLE
|
2018-05-01 06:15:48 +01:00
|
|
|
* TRISTATE = PASSTHROUGH
|
|
|
|
* APB_MISC_GP_SDMMCx_CLK_LPBK_CONTROL = SDMMCx_CLK_PAD_E_LPBK for CLK
|
|
|
|
*/
|
|
|
|
|
2019-06-30 01:15:46 +01:00
|
|
|
// Configure SDMMC1 pinmux.
|
2019-09-12 21:08:38 +01:00
|
|
|
APB_MISC(APB_MISC_GP_SDMMC1_CLK_LPBK_CONTROL) = 1; // Enable deep loopback for SDMMC1 CLK pad.
|
2018-06-23 04:37:58 +01:00
|
|
|
PINMUX_AUX(PINMUX_AUX_SDMMC1_CLK) = PINMUX_DRIVE_2X | PINMUX_INPUT_ENABLE | PINMUX_PARKED;
|
|
|
|
PINMUX_AUX(PINMUX_AUX_SDMMC1_CMD) = PINMUX_DRIVE_2X | PINMUX_INPUT_ENABLE | PINMUX_PARKED | PINMUX_PULL_UP;
|
|
|
|
PINMUX_AUX(PINMUX_AUX_SDMMC1_DAT3) = PINMUX_DRIVE_2X | PINMUX_INPUT_ENABLE | PINMUX_PARKED | PINMUX_PULL_UP;
|
|
|
|
PINMUX_AUX(PINMUX_AUX_SDMMC1_DAT2) = PINMUX_DRIVE_2X | PINMUX_INPUT_ENABLE | PINMUX_PARKED | PINMUX_PULL_UP;
|
|
|
|
PINMUX_AUX(PINMUX_AUX_SDMMC1_DAT1) = PINMUX_DRIVE_2X | PINMUX_INPUT_ENABLE | PINMUX_PARKED | PINMUX_PULL_UP;
|
|
|
|
PINMUX_AUX(PINMUX_AUX_SDMMC1_DAT0) = PINMUX_DRIVE_2X | PINMUX_INPUT_ENABLE | PINMUX_PARKED | PINMUX_PULL_UP;
|
2018-05-01 06:15:48 +01:00
|
|
|
|
2019-06-30 01:15:46 +01:00
|
|
|
// Make sure the SDMMC1 controller is powered.
|
2020-04-29 19:39:03 +01:00
|
|
|
PMC(APBDEV_PMC_NO_IOPOWER) |= PMC_NO_IOPOWER_SDMMC1_IO_EN;
|
|
|
|
usleep(1000);
|
2020-04-29 16:53:29 +01:00
|
|
|
PMC(APBDEV_PMC_NO_IOPOWER) &= ~(PMC_NO_IOPOWER_SDMMC1_IO_EN);
|
2020-04-29 19:39:03 +01:00
|
|
|
|
|
|
|
// Inform IO pads that voltage is gonna be 3.3V.
|
2020-04-29 16:53:29 +01:00
|
|
|
PMC(APBDEV_PMC_PWR_DET_VAL) |= PMC_PWR_DET_SDMMC1_IO_EN;
|
2018-05-01 06:15:48 +01:00
|
|
|
|
2019-06-30 01:15:46 +01:00
|
|
|
// Set enable SD card power.
|
2020-04-29 19:39:03 +01:00
|
|
|
PINMUX_AUX(PINMUX_AUX_DMIC3_CLK) = PINMUX_PULL_DOWN | 2; // Pull down.
|
2018-05-01 06:15:48 +01:00
|
|
|
gpio_config(GPIO_PORT_E, GPIO_PIN_4, GPIO_MODE_GPIO);
|
|
|
|
gpio_write(GPIO_PORT_E, GPIO_PIN_4, GPIO_HIGH);
|
|
|
|
gpio_output_enable(GPIO_PORT_E, GPIO_PIN_4, GPIO_OUTPUT_ENABLE);
|
2018-07-04 16:39:26 +01:00
|
|
|
usleep(1000);
|
2018-05-01 06:15:48 +01:00
|
|
|
|
2019-06-30 01:15:46 +01:00
|
|
|
// Enable SD card power.
|
2018-05-01 06:15:48 +01:00
|
|
|
max77620_regulator_set_voltage(REGULATOR_LDO2, 3300000);
|
|
|
|
max77620_regulator_enable(REGULATOR_LDO2, 1);
|
2018-07-04 16:39:26 +01:00
|
|
|
usleep(1000);
|
2018-05-01 06:15:48 +01:00
|
|
|
|
2020-04-29 19:39:03 +01:00
|
|
|
// Set pad slew codes to get good quality clock.
|
|
|
|
APB_MISC(APB_MISC_GP_SDMMC1_PAD_CFGPADCTRL) = (APB_MISC(APB_MISC_GP_SDMMC1_PAD_CFGPADCTRL) & 0xFFFFFFF) | 0x50000000;
|
2018-07-04 16:39:26 +01:00
|
|
|
usleep(1000);
|
2018-05-01 06:15:48 +01:00
|
|
|
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
2020-04-29 19:39:03 +01:00
|
|
|
static void _sdmmc_config_emmc(u32 id)
|
|
|
|
{
|
|
|
|
switch (id)
|
|
|
|
{
|
|
|
|
case SDMMC_2:
|
|
|
|
// Unset park for pads.
|
|
|
|
APB_MISC(APB_MISC_GP_EMMC2_PAD_CFGPADCTRL) &= 0xF8003FFF;
|
|
|
|
break;
|
|
|
|
case SDMMC_4:
|
|
|
|
// Unset park for pads.
|
|
|
|
APB_MISC(APB_MISC_GP_EMMC4_PAD_CFGPADCTRL) &= 0xF8003FFF;
|
|
|
|
// Set default pad cfg.
|
|
|
|
APB_MISC(APB_MISC_GP_EMMC4_PAD_CFGPADCTRL) = (APB_MISC(APB_MISC_GP_EMMC4_PAD_CFGPADCTRL) & 0xFFFFC003) | 0x1040;
|
|
|
|
|
|
|
|
// Enabled schmitt trigger.
|
|
|
|
APB_MISC(APB_MISC_GP_EMMC4_PAD_CFGPADCTRL) |= 1; // Enable Schmitt trigger.
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2020-04-29 19:16:44 +01:00
|
|
|
int sdmmc_init(sdmmc_t *sdmmc, u32 id, u32 power, u32 bus_width, u32 type, int auto_cal_enable)
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
2020-04-29 20:09:36 +01:00
|
|
|
const u32 trim_values[] = { 2, 8, 3, 8 };
|
2020-04-29 19:39:03 +01:00
|
|
|
|
2018-05-01 06:15:48 +01:00
|
|
|
if (id > SDMMC_4)
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
memset(sdmmc, 0, sizeof(sdmmc_t));
|
|
|
|
|
|
|
|
sdmmc->regs = (t210_sdmmc_t *)_sdmmc_bases[id];
|
|
|
|
sdmmc->id = id;
|
|
|
|
sdmmc->clock_stopped = 1;
|
|
|
|
|
2020-04-29 19:39:03 +01:00
|
|
|
// Do specific SDMMC HW configuration.
|
|
|
|
switch (id)
|
|
|
|
{
|
|
|
|
case SDMMC_1:
|
|
|
|
if (!_sdmmc_config_sdmmc1())
|
|
|
|
return 0;
|
|
|
|
break;
|
|
|
|
case SDMMC_2:
|
|
|
|
case SDMMC_4:
|
|
|
|
_sdmmc_config_emmc(id);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2018-05-01 06:15:48 +01:00
|
|
|
if (clock_sdmmc_is_not_reset_and_enabled(id))
|
|
|
|
{
|
|
|
|
_sdmmc_sd_clock_disable(sdmmc);
|
|
|
|
_sdmmc_get_clkcon(sdmmc);
|
|
|
|
}
|
|
|
|
|
|
|
|
u32 clock;
|
|
|
|
u16 divisor;
|
2019-12-04 19:31:39 +00:00
|
|
|
clock_sdmmc_get_card_clock_div(&clock, &divisor, type);
|
2018-05-01 06:15:48 +01:00
|
|
|
clock_sdmmc_enable(id, clock);
|
|
|
|
|
|
|
|
sdmmc->clock_stopped = 0;
|
|
|
|
|
|
|
|
//TODO: make this skip-able.
|
2020-04-29 19:39:03 +01:00
|
|
|
sdmmc->regs->iospare |= 0x80000; // Enable muxing.
|
|
|
|
sdmmc->regs->veniotrimctl &= 0xFFFFFFFB; // Set Band Gap VREG to supply DLL.
|
|
|
|
sdmmc->regs->venclkctl = (sdmmc->regs->venclkctl & 0xE0FFFFFB) | (trim_values[sdmmc->id] << 24);
|
2020-04-29 16:53:29 +01:00
|
|
|
sdmmc->regs->sdmemcmppadctl =
|
|
|
|
(sdmmc->regs->sdmemcmppadctl & TEGRA_MMC_SDMEMCOMPPADCTRL_COMP_VREF_SEL_MASK) | 7;
|
|
|
|
|
2018-05-01 06:15:48 +01:00
|
|
|
if (!_sdmmc_autocal_config_offset(sdmmc, power))
|
|
|
|
return 0;
|
2019-09-12 21:08:38 +01:00
|
|
|
|
2018-05-01 06:15:48 +01:00
|
|
|
_sdmmc_autocal_execute(sdmmc, power);
|
2019-09-12 21:08:38 +01:00
|
|
|
|
2018-05-01 06:15:48 +01:00
|
|
|
if (_sdmmc_enable_internal_clock(sdmmc))
|
|
|
|
{
|
|
|
|
sdmmc_set_bus_width(sdmmc, bus_width);
|
2020-04-29 19:16:44 +01:00
|
|
|
_sdmmc_set_io_power(sdmmc, power);
|
2019-09-12 21:08:38 +01:00
|
|
|
|
2018-05-01 06:15:48 +01:00
|
|
|
if (sdmmc_setup_clock(sdmmc, type))
|
|
|
|
{
|
2020-04-29 19:16:44 +01:00
|
|
|
sdmmc_card_clock_ctrl(sdmmc, auto_cal_enable);
|
|
|
|
_sdmmc_card_clock_enable(sdmmc);
|
2018-05-01 06:15:48 +01:00
|
|
|
_sdmmc_get_clkcon(sdmmc);
|
2019-09-12 21:08:38 +01:00
|
|
|
|
2018-05-01 06:15:48 +01:00
|
|
|
return 1;
|
|
|
|
}
|
2019-09-12 21:08:38 +01:00
|
|
|
|
2018-05-01 06:15:48 +01:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
void sdmmc_end(sdmmc_t *sdmmc)
|
|
|
|
{
|
|
|
|
if (!sdmmc->clock_stopped)
|
|
|
|
{
|
|
|
|
_sdmmc_sd_clock_disable(sdmmc);
|
2019-10-18 16:02:06 +01:00
|
|
|
// Disable SDMMC power.
|
2020-04-29 19:16:44 +01:00
|
|
|
_sdmmc_set_io_power(sdmmc, SDMMC_POWER_OFF);
|
2018-06-23 04:45:29 +01:00
|
|
|
|
|
|
|
// Disable SD card power.
|
|
|
|
if (sdmmc->id == SDMMC_1)
|
|
|
|
{
|
|
|
|
gpio_output_enable(GPIO_PORT_E, GPIO_PIN_4, GPIO_OUTPUT_DISABLE);
|
2019-04-21 15:37:12 +01:00
|
|
|
max77620_regulator_enable(REGULATOR_LDO2, 0);
|
2020-04-29 19:39:03 +01:00
|
|
|
|
|
|
|
// Inform IO pads that next voltage might be 3.3V.
|
|
|
|
PMC(APBDEV_PMC_PWR_DET_VAL) |= PMC_PWR_DET_SDMMC1_IO_EN;
|
|
|
|
|
|
|
|
sd_power_cycle_time_start = get_tmr_ms(); // Some SanDisk U1 cards need 100ms for a power cycle.
|
2019-09-12 21:08:38 +01:00
|
|
|
usleep(1000); // To power cycle, min 1ms without power is needed.
|
2018-06-23 04:45:29 +01:00
|
|
|
}
|
|
|
|
|
2018-05-01 06:15:48 +01:00
|
|
|
_sdmmc_get_clkcon(sdmmc);
|
|
|
|
clock_sdmmc_disable(sdmmc->id);
|
|
|
|
sdmmc->clock_stopped = 1;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void sdmmc_init_cmd(sdmmc_cmd_t *cmdbuf, u16 cmd, u32 arg, u32 rsp_type, u32 check_busy)
|
|
|
|
{
|
|
|
|
cmdbuf->cmd = cmd;
|
|
|
|
cmdbuf->arg = arg;
|
|
|
|
cmdbuf->rsp_type = rsp_type;
|
|
|
|
cmdbuf->check_busy = check_busy;
|
|
|
|
}
|
|
|
|
|
|
|
|
int sdmmc_execute_cmd(sdmmc_t *sdmmc, sdmmc_cmd_t *cmd, sdmmc_req_t *req, u32 *blkcnt_out)
|
|
|
|
{
|
2020-04-29 19:16:44 +01:00
|
|
|
if (!sdmmc->card_clock_enabled)
|
2018-05-01 06:15:48 +01:00
|
|
|
return 0;
|
|
|
|
|
2019-06-30 01:15:46 +01:00
|
|
|
// Recalibrate periodically for SDMMC1.
|
2020-04-29 19:16:44 +01:00
|
|
|
if (sdmmc->id == SDMMC_1 && sdmmc->auto_cal_enabled)
|
|
|
|
_sdmmc_autocal_execute(sdmmc, sdmmc_get_io_power(sdmmc));
|
2018-05-01 06:15:48 +01:00
|
|
|
|
|
|
|
int should_disable_sd_clock = 0;
|
2020-04-29 16:53:29 +01:00
|
|
|
if (!(sdmmc->regs->clkcon & SDHCI_CLOCK_CARD_EN))
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
|
|
|
should_disable_sd_clock = 1;
|
2020-04-29 16:53:29 +01:00
|
|
|
sdmmc->regs->clkcon |= SDHCI_CLOCK_CARD_EN;
|
2018-05-01 06:15:48 +01:00
|
|
|
_sdmmc_get_clkcon(sdmmc);
|
2018-07-04 16:39:26 +01:00
|
|
|
usleep((8000 + sdmmc->divisor - 1) / sdmmc->divisor);
|
2018-05-01 06:15:48 +01:00
|
|
|
}
|
|
|
|
|
2020-04-29 19:16:44 +01:00
|
|
|
int result = _sdmmc_execute_cmd_inner(sdmmc, cmd, req, blkcnt_out);
|
2018-07-04 16:39:26 +01:00
|
|
|
usleep((8000 + sdmmc->divisor - 1) / sdmmc->divisor);
|
2019-09-12 21:08:38 +01:00
|
|
|
|
2018-05-01 06:15:48 +01:00
|
|
|
if (should_disable_sd_clock)
|
2020-04-29 16:53:29 +01:00
|
|
|
sdmmc->regs->clkcon &= ~SDHCI_CLOCK_CARD_EN;
|
2018-05-01 06:15:48 +01:00
|
|
|
|
2020-04-29 19:16:44 +01:00
|
|
|
return result;
|
2018-05-01 06:15:48 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
int sdmmc_enable_low_voltage(sdmmc_t *sdmmc)
|
|
|
|
{
|
|
|
|
if(sdmmc->id != SDMMC_1)
|
|
|
|
return 0;
|
|
|
|
|
2020-04-29 16:53:29 +01:00
|
|
|
if (!sdmmc_setup_clock(sdmmc, SDHCI_TIMING_UHS_SDR12))
|
2018-05-01 06:15:48 +01:00
|
|
|
return 0;
|
|
|
|
|
|
|
|
_sdmmc_get_clkcon(sdmmc);
|
|
|
|
|
2020-04-29 19:39:03 +01:00
|
|
|
// Switch to 1.8V and wait for regulator to stabilize. Assume max possible wait needed.
|
|
|
|
max77620_regulator_set_voltage(REGULATOR_LDO2, 1800000);
|
|
|
|
usleep(300);
|
|
|
|
|
|
|
|
// Inform IO pads that we switched to 1.8V.
|
|
|
|
PMC(APBDEV_PMC_PWR_DET_VAL) &= ~(PMC_PWR_DET_SDMMC1_IO_EN);
|
|
|
|
|
2019-06-30 01:15:46 +01:00
|
|
|
// Enable schmitt trigger for better duty cycle and low jitter clock.
|
|
|
|
PINMUX_AUX(PINMUX_AUX_SDMMC1_CLK) |= PINMUX_SCHMT;
|
|
|
|
PINMUX_AUX(PINMUX_AUX_SDMMC1_CMD) |= PINMUX_SCHMT;
|
|
|
|
PINMUX_AUX(PINMUX_AUX_SDMMC1_DAT3) |= PINMUX_SCHMT;
|
|
|
|
PINMUX_AUX(PINMUX_AUX_SDMMC1_DAT2) |= PINMUX_SCHMT;
|
|
|
|
PINMUX_AUX(PINMUX_AUX_SDMMC1_DAT1) |= PINMUX_SCHMT;
|
|
|
|
PINMUX_AUX(PINMUX_AUX_SDMMC1_DAT0) |= PINMUX_SCHMT;
|
|
|
|
|
2018-05-01 06:15:48 +01:00
|
|
|
_sdmmc_autocal_config_offset(sdmmc, SDMMC_POWER_1_8);
|
|
|
|
_sdmmc_autocal_execute(sdmmc, SDMMC_POWER_1_8);
|
2020-04-29 19:16:44 +01:00
|
|
|
_sdmmc_set_io_power(sdmmc, SDMMC_POWER_1_8);
|
2018-05-01 06:15:48 +01:00
|
|
|
_sdmmc_get_clkcon(sdmmc);
|
2020-04-29 19:39:03 +01:00
|
|
|
msleep(5); // Wait minimum 5ms before turning on the card clock.
|
2019-10-18 16:02:06 +01:00
|
|
|
|
2020-04-29 19:39:03 +01:00
|
|
|
// Turn on SDCLK.
|
2018-06-03 07:07:03 +01:00
|
|
|
if (sdmmc->regs->hostctl2 & SDHCI_CTRL_VDD_180)
|
2018-05-01 06:15:48 +01:00
|
|
|
{
|
2020-04-29 16:53:29 +01:00
|
|
|
sdmmc->regs->clkcon |= SDHCI_CLOCK_CARD_EN;
|
2018-05-01 06:15:48 +01:00
|
|
|
_sdmmc_get_clkcon(sdmmc);
|
2019-09-12 21:08:38 +01:00
|
|
|
usleep(1000);
|
2020-07-17 15:38:01 +01:00
|
|
|
if ((sdmmc->regs->prnsts & SDHCI_DATA_LVL_MASK) == SDHCI_DATA_LVL_MASK)
|
2018-05-01 06:15:48 +01:00
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|