2014-04-16 05:03:41 +01:00
|
|
|
// Copyright 2014 Citra Emulator Project
|
|
|
|
// Licensed under GPLv2
|
|
|
|
// Refer to the license.txt file included.
|
|
|
|
|
|
|
|
|
|
|
|
#include "common/log.h"
|
2014-05-08 02:04:55 +01:00
|
|
|
#include "common/bit_field.h"
|
2014-04-16 05:03:41 +01:00
|
|
|
|
2014-04-26 06:48:24 +01:00
|
|
|
#include "core/mem_map.h"
|
2014-04-16 05:03:41 +01:00
|
|
|
#include "core/hle/hle.h"
|
2014-06-01 15:41:23 +01:00
|
|
|
#include "core/hle/kernel/event.h"
|
2014-07-05 05:59:58 +01:00
|
|
|
#include "core/hle/kernel/shared_memory.h"
|
2014-04-16 05:03:41 +01:00
|
|
|
#include "core/hle/service/gsp.h"
|
|
|
|
|
2014-05-17 21:50:33 +01:00
|
|
|
#include "core/hw/gpu.h"
|
2014-04-26 06:48:24 +01:00
|
|
|
|
2014-05-17 21:26:45 +01:00
|
|
|
#include "video_core/gpu_debugger.h"
|
|
|
|
|
2014-05-08 02:04:55 +01:00
|
|
|
////////////////////////////////////////////////////////////////////////////////////////////////////
|
|
|
|
|
2014-05-17 21:34:55 +01:00
|
|
|
// Main graphics debugger object - TODO: Here is probably not the best place for this
|
|
|
|
GraphicsDebugger g_debugger;
|
|
|
|
|
2014-05-08 02:04:55 +01:00
|
|
|
/// GSP shared memory GX command buffer header
|
|
|
|
union GX_CmdBufferHeader {
|
|
|
|
u32 hex;
|
|
|
|
|
2014-05-17 21:26:45 +01:00
|
|
|
// Current command index. This index is updated by GSP module after loading the command data,
|
|
|
|
// right before the command is processed. When this index is updated by GSP module, the total
|
2014-05-08 02:04:55 +01:00
|
|
|
// commands field is decreased by one as well.
|
|
|
|
BitField<0,8,u32> index;
|
2014-05-17 21:26:45 +01:00
|
|
|
|
2014-05-08 02:04:55 +01:00
|
|
|
// Total commands to process, must not be value 0 when GSP module handles commands. This must be
|
2014-05-17 21:26:45 +01:00
|
|
|
// <=15 when writing a command to shared memory. This is incremented by the application when
|
|
|
|
// writing a command to shared memory, after increasing this value TriggerCmdReqQueue is only
|
2014-05-08 02:04:55 +01:00
|
|
|
// used if this field is value 1.
|
2014-05-19 03:09:08 +01:00
|
|
|
BitField<8,8,u32> number_commands;
|
2014-05-08 02:04:55 +01:00
|
|
|
};
|
|
|
|
|
2014-07-05 05:59:58 +01:00
|
|
|
////////////////////////////////////////////////////////////////////////////////////////////////////
|
|
|
|
// Namespace GSP_GPU
|
|
|
|
|
|
|
|
namespace GSP_GPU {
|
|
|
|
|
|
|
|
Handle g_event = 0;
|
|
|
|
Handle g_shared_memory = 0;
|
|
|
|
|
|
|
|
u32 g_thread_id = 0;
|
|
|
|
|
2014-05-08 02:04:55 +01:00
|
|
|
/// Gets a pointer to the start (header) of a command buffer in GSP shared memory
|
|
|
|
static inline u8* GX_GetCmdBufferPointer(u32 thread_id, u32 offset=0) {
|
2014-07-05 05:59:58 +01:00
|
|
|
return Kernel::GetSharedMemoryPointer(g_shared_memory, 0x800 + (thread_id * 0x200) + offset);
|
2014-05-08 02:04:55 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
/// Finishes execution of a GSP command
|
|
|
|
void GX_FinishCommand(u32 thread_id) {
|
|
|
|
GX_CmdBufferHeader* header = (GX_CmdBufferHeader*)GX_GetCmdBufferPointer(thread_id);
|
2014-05-17 21:34:55 +01:00
|
|
|
|
|
|
|
g_debugger.GXCommandProcessed(GX_GetCmdBufferPointer(thread_id, 0x20 + (header->index * 0x20)));
|
|
|
|
|
2014-05-08 02:04:55 +01:00
|
|
|
header->number_commands = header->number_commands - 1;
|
2014-05-17 21:26:45 +01:00
|
|
|
// TODO: Increment header->index?
|
2014-05-08 02:04:55 +01:00
|
|
|
}
|
|
|
|
|
2014-06-01 12:58:14 +01:00
|
|
|
/// Write a GSP GPU hardware register
|
|
|
|
void WriteHWRegs(Service::Interface* self) {
|
|
|
|
u32* cmd_buff = Service::GetCommandBuffer();
|
|
|
|
u32 reg_addr = cmd_buff[1];
|
|
|
|
u32 size = cmd_buff[2];
|
|
|
|
|
|
|
|
// TODO: Return proper error codes
|
|
|
|
if (reg_addr + size >= 0x420000) {
|
|
|
|
ERROR_LOG(GPU, "Write address out of range! (address=0x%08x, size=0x%08x)", reg_addr, size);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
// size should be word-aligned
|
|
|
|
if ((size % 4) != 0) {
|
|
|
|
ERROR_LOG(GPU, "Invalid size 0x%08x", size);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
u32* src = (u32*)Memory::GetPointer(cmd_buff[0x4]);
|
|
|
|
|
|
|
|
while (size > 0) {
|
|
|
|
GPU::Write<u32>(reg_addr + 0x1EB00000, *src);
|
|
|
|
|
|
|
|
size -= 4;
|
|
|
|
++src;
|
|
|
|
reg_addr += 4;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2014-04-26 06:48:24 +01:00
|
|
|
/// Read a GSP GPU hardware register
|
|
|
|
void ReadHWRegs(Service::Interface* self) {
|
2014-05-08 02:04:55 +01:00
|
|
|
u32* cmd_buff = Service::GetCommandBuffer();
|
2014-04-26 06:48:24 +01:00
|
|
|
u32 reg_addr = cmd_buff[1];
|
|
|
|
u32 size = cmd_buff[2];
|
2014-05-17 21:26:45 +01:00
|
|
|
|
2014-06-01 12:58:14 +01:00
|
|
|
// TODO: Return proper error codes
|
|
|
|
if (reg_addr + size >= 0x420000) {
|
|
|
|
ERROR_LOG(GPU, "Read address out of range! (address=0x%08x, size=0x%08x)", reg_addr, size);
|
|
|
|
return;
|
|
|
|
}
|
2014-04-26 06:48:24 +01:00
|
|
|
|
2014-06-01 12:58:14 +01:00
|
|
|
// size should be word-aligned
|
|
|
|
if ((size % 4) != 0) {
|
|
|
|
ERROR_LOG(GPU, "Invalid size 0x%08x", size);
|
|
|
|
return;
|
|
|
|
}
|
2014-04-27 17:41:25 +01:00
|
|
|
|
2014-06-01 12:58:14 +01:00
|
|
|
u32* dst = (u32*)Memory::GetPointer(cmd_buff[0x41]);
|
2014-04-26 06:48:24 +01:00
|
|
|
|
2014-06-01 12:58:14 +01:00
|
|
|
while (size > 0) {
|
|
|
|
GPU::Read<u32>(*dst, reg_addr + 0x1EB00000);
|
2014-04-26 06:48:24 +01:00
|
|
|
|
2014-06-01 12:58:14 +01:00
|
|
|
size -= 4;
|
|
|
|
++dst;
|
|
|
|
reg_addr += 4;
|
2014-04-26 06:48:24 +01:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2014-07-05 05:59:58 +01:00
|
|
|
/**
|
|
|
|
* GSP_GPU::RegisterInterruptRelayQueue service function
|
|
|
|
* Inputs:
|
|
|
|
* 1 : "Flags" field, purpose is unknown
|
|
|
|
* 3 : Handle to GSP synchronization event
|
|
|
|
* Outputs:
|
|
|
|
* 0 : Result of function, 0 on success, otherwise error code
|
|
|
|
* 2 : Thread index into GSP command buffer
|
|
|
|
* 4 : Handle to GSP shared memory
|
|
|
|
*/
|
2014-04-25 03:20:13 +01:00
|
|
|
void RegisterInterruptRelayQueue(Service::Interface* self) {
|
2014-05-08 02:04:55 +01:00
|
|
|
u32* cmd_buff = Service::GetCommandBuffer();
|
2014-04-25 03:20:13 +01:00
|
|
|
u32 flags = cmd_buff[1];
|
2014-07-05 05:59:58 +01:00
|
|
|
g_event = cmd_buff[3];
|
2014-06-01 15:41:23 +01:00
|
|
|
|
2014-07-05 05:59:58 +01:00
|
|
|
_assert_msg_(GSP, (g_event != 0), "handle is not valid!");
|
2014-06-01 15:41:23 +01:00
|
|
|
|
2014-07-05 05:59:58 +01:00
|
|
|
Kernel::SetEventLocked(g_event, false);
|
2014-06-01 15:41:23 +01:00
|
|
|
|
2014-07-16 10:24:09 +01:00
|
|
|
// Hack - This function will permanently set the state of the GSP event such that GPU command
|
|
|
|
// synchronization barriers always passthrough. Correct solution would be to set this after the
|
2014-06-01 15:41:23 +01:00
|
|
|
// GPU as processed all queued up commands, but due to the emulator being single-threaded they
|
|
|
|
// will always be ready.
|
2014-07-05 05:59:58 +01:00
|
|
|
Kernel::SetPermanentLock(g_event, true);
|
2014-05-17 21:26:45 +01:00
|
|
|
|
2014-07-05 05:59:58 +01:00
|
|
|
cmd_buff[0] = 0; // Result - no error
|
|
|
|
cmd_buff[2] = g_thread_id; // ThreadID
|
|
|
|
cmd_buff[4] = g_shared_memory; // GSP shared memory
|
2014-05-08 02:04:55 +01:00
|
|
|
}
|
|
|
|
|
2014-05-17 21:26:45 +01:00
|
|
|
|
2014-05-08 02:04:55 +01:00
|
|
|
/// This triggers handling of the GX command written to the command buffer in shared memory.
|
|
|
|
void TriggerCmdReqQueue(Service::Interface* self) {
|
2014-07-16 10:24:09 +01:00
|
|
|
|
|
|
|
// Utility function to convert register ID to address
|
|
|
|
auto WriteGPURegister = [](u32 id, u32 data) {
|
|
|
|
GPU::Write<u32>(0x1EF00000 + 4 * id, data);
|
|
|
|
};
|
|
|
|
|
2014-05-08 02:04:55 +01:00
|
|
|
GX_CmdBufferHeader* header = (GX_CmdBufferHeader*)GX_GetCmdBufferPointer(g_thread_id);
|
2014-07-22 11:41:16 +01:00
|
|
|
auto& command = *(const GXCommand*)GX_GetCmdBufferPointer(g_thread_id, 0x20 + (header->index * 0x20));
|
2014-04-25 03:20:13 +01:00
|
|
|
|
2014-07-22 11:41:16 +01:00
|
|
|
switch (command.id) {
|
2014-05-08 02:04:55 +01:00
|
|
|
|
|
|
|
// GX request DMA - typically used for copying memory from GSP heap to VRAM
|
2014-05-17 21:26:45 +01:00
|
|
|
case GXCommandId::REQUEST_DMA:
|
2014-07-22 11:41:16 +01:00
|
|
|
memcpy(Memory::GetPointer(command.dma_request.dest_address),
|
|
|
|
Memory::GetPointer(command.dma_request.source_address),
|
|
|
|
command.dma_request.size);
|
2014-05-08 02:04:55 +01:00
|
|
|
break;
|
|
|
|
|
2014-05-17 21:26:45 +01:00
|
|
|
case GXCommandId::SET_COMMAND_LIST_LAST:
|
2014-07-22 11:41:16 +01:00
|
|
|
{
|
|
|
|
auto& params = command.set_command_list_last;
|
|
|
|
WriteGPURegister(GPU::Regs::CommandProcessor + 2, params.address >> 3);
|
|
|
|
WriteGPURegister(GPU::Regs::CommandProcessor, params.size >> 3);
|
|
|
|
WriteGPURegister(GPU::Regs::CommandProcessor + 4, 1); // TODO: Not sure if we are supposed to always write this .. seems to trigger processing though
|
2014-05-18 16:28:30 +01:00
|
|
|
|
|
|
|
// TODO: Move this to GPU
|
|
|
|
// TODO: Not sure what units the size is measured in
|
2014-07-22 11:41:16 +01:00
|
|
|
g_debugger.CommandListCalled(params.address,
|
|
|
|
(u32*)Memory::GetPointer(params.address),
|
|
|
|
params.size);
|
2014-05-17 21:26:45 +01:00
|
|
|
break;
|
2014-07-22 11:41:16 +01:00
|
|
|
}
|
2014-05-17 21:26:45 +01:00
|
|
|
|
|
|
|
case GXCommandId::SET_MEMORY_FILL:
|
2014-07-22 11:41:16 +01:00
|
|
|
{
|
|
|
|
auto& params = command.memory_fill;
|
|
|
|
WriteGPURegister(GPU::Regs::MemoryFill, params.start1 >> 3);
|
|
|
|
WriteGPURegister(GPU::Regs::MemoryFill + 1, params.end1 >> 3);
|
|
|
|
WriteGPURegister(GPU::Regs::MemoryFill + 2, params.end1 - params.start1);
|
|
|
|
WriteGPURegister(GPU::Regs::MemoryFill + 3, params.value1);
|
|
|
|
|
|
|
|
WriteGPURegister(GPU::Regs::MemoryFill + 4, params.start2 >> 3);
|
|
|
|
WriteGPURegister(GPU::Regs::MemoryFill + 5, params.end2 >> 3);
|
|
|
|
WriteGPURegister(GPU::Regs::MemoryFill + 6, params.end2 - params.start2);
|
|
|
|
WriteGPURegister(GPU::Regs::MemoryFill + 7, params.value2);
|
2014-05-17 21:26:45 +01:00
|
|
|
break;
|
2014-07-22 11:41:16 +01:00
|
|
|
}
|
2014-05-17 21:26:45 +01:00
|
|
|
|
2014-05-31 23:22:40 +01:00
|
|
|
// TODO: Check if texture copies are implemented correctly..
|
2014-05-17 21:26:45 +01:00
|
|
|
case GXCommandId::SET_DISPLAY_TRANSFER:
|
|
|
|
case GXCommandId::SET_TEXTURE_COPY:
|
2014-07-22 11:41:16 +01:00
|
|
|
{
|
|
|
|
auto& params = command.image_copy;
|
|
|
|
WriteGPURegister(GPU::Regs::DisplayTransfer, params.in_buffer_address >> 3);
|
|
|
|
WriteGPURegister(GPU::Regs::DisplayTransfer + 1, params.out_buffer_address >> 3);
|
|
|
|
WriteGPURegister(GPU::Regs::DisplayTransfer + 3, params.in_buffer_size);
|
|
|
|
WriteGPURegister(GPU::Regs::DisplayTransfer + 2, params.out_buffer_size);
|
|
|
|
WriteGPURegister(GPU::Regs::DisplayTransfer + 4, params.flags);
|
2014-07-16 10:24:09 +01:00
|
|
|
|
|
|
|
// TODO: Should this only be ORed with 1 for texture copies?
|
2014-07-22 11:41:16 +01:00
|
|
|
// trigger transfer
|
|
|
|
WriteGPURegister(GPU::Regs::DisplayTransfer + 6, 1);
|
2014-05-17 21:26:45 +01:00
|
|
|
break;
|
2014-07-22 11:41:16 +01:00
|
|
|
}
|
2014-05-17 21:26:45 +01:00
|
|
|
|
|
|
|
case GXCommandId::SET_COMMAND_LIST_FIRST:
|
|
|
|
{
|
2014-07-22 11:41:16 +01:00
|
|
|
// TODO
|
2014-05-17 21:26:45 +01:00
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2014-05-08 02:04:55 +01:00
|
|
|
default:
|
2014-07-22 11:41:16 +01:00
|
|
|
ERROR_LOG(GSP, "unknown command 0x%08X", (int)command.id.Value());
|
2014-05-08 02:04:55 +01:00
|
|
|
}
|
2014-05-17 21:26:45 +01:00
|
|
|
|
2014-05-08 02:04:55 +01:00
|
|
|
GX_FinishCommand(g_thread_id);
|
2014-04-25 03:20:13 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
const Interface::FunctionInfo FunctionTable[] = {
|
2014-06-01 12:58:14 +01:00
|
|
|
{0x00010082, WriteHWRegs, "WriteHWRegs"},
|
2014-06-06 05:35:49 +01:00
|
|
|
{0x00020084, nullptr, "WriteHWRegsWithMask"},
|
|
|
|
{0x00030082, nullptr, "WriteHWRegRepeat"},
|
2014-04-26 06:48:24 +01:00
|
|
|
{0x00040080, ReadHWRegs, "ReadHWRegs"},
|
2014-06-06 05:35:49 +01:00
|
|
|
{0x00050200, nullptr, "SetBufferSwap"},
|
|
|
|
{0x00060082, nullptr, "SetCommandList"},
|
|
|
|
{0x000700C2, nullptr, "RequestDma"},
|
|
|
|
{0x00080082, nullptr, "FlushDataCache"},
|
|
|
|
{0x00090082, nullptr, "InvalidateDataCache"},
|
|
|
|
{0x000A0044, nullptr, "RegisterInterruptEvents"},
|
|
|
|
{0x000B0040, nullptr, "SetLcdForceBlack"},
|
2014-05-08 02:04:55 +01:00
|
|
|
{0x000C0000, TriggerCmdReqQueue, "TriggerCmdReqQueue"},
|
2014-06-06 05:35:49 +01:00
|
|
|
{0x000D0140, nullptr, "SetDisplayTransfer"},
|
|
|
|
{0x000E0180, nullptr, "SetTextureCopy"},
|
|
|
|
{0x000F0200, nullptr, "SetMemoryFill"},
|
|
|
|
{0x00100040, nullptr, "SetAxiConfigQoSMode"},
|
|
|
|
{0x00110040, nullptr, "SetPerfLogMode"},
|
|
|
|
{0x00120000, nullptr, "GetPerfLog"},
|
2014-04-25 03:20:13 +01:00
|
|
|
{0x00130042, RegisterInterruptRelayQueue, "RegisterInterruptRelayQueue"},
|
2014-06-06 05:35:49 +01:00
|
|
|
{0x00140000, nullptr, "UnregisterInterruptRelayQueue"},
|
|
|
|
{0x00150002, nullptr, "TryAcquireRight"},
|
|
|
|
{0x00160042, nullptr, "AcquireRight"},
|
|
|
|
{0x00170000, nullptr, "ReleaseRight"},
|
|
|
|
{0x00180000, nullptr, "ImportDisplayCaptureInfo"},
|
|
|
|
{0x00190000, nullptr, "SaveVramSysArea"},
|
|
|
|
{0x001A0000, nullptr, "RestoreVramSysArea"},
|
|
|
|
{0x001B0000, nullptr, "ResetGpuCore"},
|
|
|
|
{0x001C0040, nullptr, "SetLedForceOff"},
|
|
|
|
{0x001D0040, nullptr, "SetTestCommand"},
|
|
|
|
{0x001E0080, nullptr, "SetInternalPriorities"},
|
2014-04-16 05:03:41 +01:00
|
|
|
};
|
|
|
|
|
|
|
|
////////////////////////////////////////////////////////////////////////////////////////////////////
|
|
|
|
// Interface class
|
|
|
|
|
|
|
|
Interface::Interface() {
|
|
|
|
Register(FunctionTable, ARRAY_SIZE(FunctionTable));
|
2014-07-05 05:59:58 +01:00
|
|
|
g_shared_memory = Kernel::CreateSharedMemory("GSPSharedMem");
|
2014-04-16 05:03:41 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
Interface::~Interface() {
|
|
|
|
}
|
|
|
|
|
|
|
|
} // namespace
|